欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC3S1600E-4FGG320C 参数 Datasheet PDF下载

XC3S1600E-4FGG320C图片预览
型号: XC3S1600E-4FGG320C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列 [Spartan-3E FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 193 页 / 1733 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第131页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第132页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第133页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第134页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第136页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第137页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第138页浏览型号XC3S1600E-4FGG320C的Datasheet PDF文件第139页  
R
Pinout Descriptions  
mode. In larger packages, there are 24 BPI address out-  
puts.  
TQ144: 144-lead Thin Quad Flat  
Package  
The XC3S100E and the XC3S250E FPGAs are available in  
the 144-lead thin quad flat package, TQ144. Both devices  
share a common footprint for this package as shown in  
Table 12 and Figure 4.  
An electronic version of this package pinout table and foot-  
print diagram is available for download from the Xilinx web  
site at http://www.xilinx.com/bvdocs/publications/s3e_pin.zip.  
Pinout Table  
Table 12 lists all the package pins. They are sorted by bank  
number and then by pin name of the largest device. Pins  
that form a differential I/O pair appear together in the table.  
The table also shows the pin number for each pin and the  
pin type, as defined earlier.  
Table 12 shows the pinout for production Spartan-3E  
FPGAs in the VQ100 package. The XC3S100 engineering  
samples have a slightly different pinout, as described in  
Table 15.  
The TQ144 package only supports 20 address output pins  
in the Byte-wide Peripheral Interface (BPI) configuration  
Table 12: TQ144 Package Pinout  
Bank  
0
XC3S100E Pin Name  
XC3S250E Pin Name  
TQ144 Pin  
P132  
P124  
P113  
P112  
P117  
P116  
P123  
P122  
P126  
P125  
P131  
P130  
P135  
P134  
P140  
P139  
P143  
P142  
P111  
P114  
P136  
P141  
P120  
P119  
P129  
P128  
Type  
I/O  
IO  
IO  
0
IO/VREF_0  
IO/VREF_0  
VREF  
I/O  
0
IO_L01N_0  
IO_L01N_0  
0
IO_L01P_0  
IO_L01P_0  
I/O  
0
IO_L02N_0  
IO_L02N_0  
I/O  
0
IO_L02P_0  
IO_L02P_0  
I/O  
0
IO_L04N_0/GCLK5  
IO_L04P_0/GCLK4  
IO_L05N_0/GCLK7  
IO_L05P_0/GCLK6  
IO_L07N_0/GCLK11  
IO_L07P_0/GCLK10  
IO_L08N_0/VREF_0  
IO_L08P_0  
IO_L04N_0/GCLK5  
IO_L04P_0/GCLK4  
IO_L05N_0/GCLK7  
IO_L05P_0/GCLK6  
IO_L07N_0/GCLK11  
IO_L07P_0/GCLK10  
IO_L08N_0/VREF_0  
IO_L08P_0  
GCLK  
GCLK  
GCLK  
GCLK  
GCLK  
GCLK  
VREF  
I/O  
0
0
0
0
0
0
0
0
IO_L09N_0  
IO_L09N_0  
I/O  
0
IO_L09P_0  
IO_L09P_0  
I/O  
0
IO_L10N_0/HSWAP  
IO_L10P_0  
IO_L10N_0/HSWAP  
IO_L10P_0  
DUAL  
I/O  
0
0
IP  
IP  
INPUT  
INPUT  
INPUT  
INPUT  
INPUT  
INPUT  
GCLK  
GCLK  
0
IP  
IP  
0
IP  
IP  
0
IP  
IP  
0
IP_L03N_0  
IP_L03N_0  
0
IP_L03P_0  
IP_L03P_0  
0
IP_L06N_0/GCLK9  
IP_L06P_0/GCLK8  
IP_L06N_0/GCLK9  
IP_L06P_0/GCLK8  
0
14  
www.xilinx.com  
DS312-4 (v1.1) March 21, 2005  
Advance Product Specification  
 复制成功!