欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS312_09 参数 Datasheet PDF下载

DS312_09图片预览
型号: DS312_09
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列:介绍和订购信息 [Spartan-3E FPGA Family: Introduction and Ordering Information]
分类和应用:
文件页数/大小: 233 页 / 5527 K
品牌: XILINX [ XILINX, INC ]
 浏览型号DS312_09的Datasheet PDF文件第130页浏览型号DS312_09的Datasheet PDF文件第131页浏览型号DS312_09的Datasheet PDF文件第132页浏览型号DS312_09的Datasheet PDF文件第133页浏览型号DS312_09的Datasheet PDF文件第135页浏览型号DS312_09的Datasheet PDF文件第136页浏览型号DS312_09的Datasheet PDF文件第137页浏览型号DS312_09的Datasheet PDF文件第138页  
R
DC and Switching Characteristics  
Timing Measurement Methodology  
When measuring timing parameters at the programmable  
I/Os, different signal standards call for different test condi-  
tions. Table 95 lists the conditions to use for each standard.  
tion, and V is set to zero. The same measurement point  
T
(V ) that was used at the Input is also used at the Output.  
M
The method for measuring Input timing is as follows: A sig-  
V (V  
)
T
REF  
nal that swings between a Low logic level of V and a High  
L
logic level of V is applied to the Input under test. Some  
standards also require the application of a bias voltage to  
FPGA Output  
H
R (R  
T
)
REF  
the V  
pins of a given bank to properly set the  
REF  
V
(V  
)
M
MEAS  
input-switching threshold. The measurement point of the  
Input signal (V ) is commonly located halfway between V  
M
L
C (C  
)
L
REF  
and V .  
H
The Output test setup is shown in Figure 73. A termination  
voltage V is applied to the termination resistor R , the other  
ds312-3_04_090105  
T
T
Notes:  
end of which is connected to the Output. For each standard,  
R and V generally take on the standard values recom-  
1. The names shown in parentheses are  
used in the IBIS file.  
T
T
mended for minimizing signal reflections. If the standard  
does not ordinarily use terminations (e.g., LVCMOS,  
Figure 73: Output Test Setup  
LVTTL), then R is set to 1MΩ to indicate an open connec-  
T
Table 95: Test Methods for Timing Measurement at I/Os  
Inputs and  
Inputs  
Outputs  
Outputs  
Signal Standard  
(IOSTANDARD)  
VREF (V)  
VL (V)  
VH (V)  
RT (Ω)  
VT (V)  
VM (V)  
Single-Ended  
LVTTL  
-
-
-
-
-
-
-
0
3.3  
3.3  
1M  
1M  
1M  
1M  
1M  
1M  
25  
0
0
1.4  
1.65  
1.25  
0.9  
LVCMOS33  
LVCMOS25  
LVCMOS18  
LVCMOS15  
LVCMOS12  
PCI33_3  
0
0
2.5  
0
0
1.8  
0
0
0
1.5  
0
0.75  
0.6  
1.2  
0
Rising  
Falling  
Rising  
Falling  
Note 3  
Note 3  
0
0.94  
2.03  
0.94  
2.03  
VREF  
VREF  
VREF  
VREF  
25  
3.3  
0
PCI66_3  
-
Note 3  
Note 3  
25  
25  
3.3  
0.9  
1.8  
0.9  
1.25  
HSTL_I_18  
HSTL_III_18  
SSTL18_I  
SSTL2_I  
0.9  
1.1  
V
REF – 0.5  
VREF + 0.5  
VREF + 0.5  
VREF + 0.5  
VREF + 0.75  
50  
VREF – 0.5  
VREF – 0.5  
VREF – 0.75  
50  
0.9  
50  
1.25  
50  
Differential  
LVDS_25  
-
-
-
-
-
-
-
V
ICM – 0.125  
VICM – 0.125  
VICM – 0.125  
VICM – 0.3  
VICM + 0.125  
VICM + 0.125  
VICM + 0.125  
VICM + 0.3  
50  
1M  
50  
1M  
50  
50  
50  
1.2  
0
VICM  
VICM  
VICM  
VICM  
VICM  
VICM  
VICM  
BLVDS_25  
MINI_LVDS_25  
LVPECL_25  
1.2  
0
RSDS_25  
VICM – 0.1  
VICM + 0.1  
1.2  
0.9  
1.8  
DIFF_HSTL_I_18  
DIFF_HSTL_III_18  
VREF – 0.5  
VREF – 0.5  
VREF + 0.5  
VREF + 0.5  
134  
www.xilinx.com  
DS312-3 (v3.8) August 26, 2009  
Product Specification  
 复制成功!