R
QPro Virtex 2.5V QML High-Reliability FPGAs
CLB Arithmetic Switching Characteristics
Setup times not listed explicitly can be approximated by decreasing the combinatorial delays by the setup time adjustment
listed. Precise values are provided by the timing analyzer.
Speed Grade
-4
Symbol
Description
Min
Max
Units
Combinatorial Delays
TOPX
TOPXB
F operand inputs to X via XOR
F operand input to XB output
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1.0
1.4
2.0
2.0
1.5
1.2
2.1
1.6
1.1
0.6
0.1
0.6
0.6
0.2
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
TOPY
F operand input to Y via XOR
F operand input to YB output
F operand input to COUT output
G operand inputs to Y via XOR
G operand input to YB output
G operand input to COUT output
BX initialization input to COUT
CIN input to X output via XOR
CIN input to XB
TOPYB
TOPCYF
TOPGY
TOPGYB
TOPCYG
TBXCY
TCINX
TCINXB
TCINY
CIN input to Y via XOR
TCINYB
CIN input to YB
TBYP
CIN input to COUT output
Multiplier Operation
TFANDXB
TFANDYB
TFANDCY
TGANDYB
TGANDCY
F1/2 operand inputs to XB output via AND
F1/2 operand inputs to YB output via AND
F1/2 operand inputs to COUT output via AND
G1/2 operand inputs to YB output via AND
G1/2 operand inputs to COUT output via AND
-
-
-
-
-
0.5
1.1
0.6
0.7
0.2
ns
ns
ns
ns
ns
Setup and Hold Times before/after Clock CLK
Setup Time / Hold Time
TCCKX/TCKCX
CCKY/TCKCY
Notes:
CIN input to FFX
CIN input to FFY
1.3 / 0
1.4 / 0
-
-
ns
ns
T
1. A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed “best-case”, but if
a “0” is listed, there is no positive hold time.
DS002 (v1.5) December 5, 2001
www.xilinx.com
11
Preliminary Product Specification
1-800-255-7778