欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9473002MXC 参数 Datasheet PDF下载

5962-9473002MXC图片预览
型号: 5962-9473002MXC
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 576 CLBs, 10000 Gates, 90.9MHz, 1368-Cell, CMOS, CPGA223, CERAMIC, PGA-223]
分类和应用: 时钟可编程逻辑
文件页数/大小: 68 页 / 685 K
品牌: XILINX [ XILINX, INC ]
 浏览型号5962-9473002MXC的Datasheet PDF文件第2页浏览型号5962-9473002MXC的Datasheet PDF文件第3页浏览型号5962-9473002MXC的Datasheet PDF文件第4页浏览型号5962-9473002MXC的Datasheet PDF文件第5页浏览型号5962-9473002MXC的Datasheet PDF文件第7页浏览型号5962-9473002MXC的Datasheet PDF文件第8页浏览型号5962-9473002MXC的Datasheet PDF文件第9页浏览型号5962-9473002MXC的Datasheet PDF文件第10页  
R
XC4000E and XC4000X Series Field Programmable Gate Arrays  
4
C
• • • C  
4
1
H
EC  
D
/H  
2
SR/H  
1
IN  
0
G
G
G
G
S/R  
CONTROL  
Bypass  
4
3
2
1
DIN  
F'  
G'  
YQ  
LOGIC  
FUNCTION  
OF  
SD  
D
Q
G'  
H'  
G1-G4  
LOGIC  
FUNCTION  
OF  
F', G',  
AND  
H1  
EC  
RD  
G'  
H'  
H'  
1
Y
F
F
F
F
4
3
2
1
Bypass  
S/R  
CONTROL  
DIN  
F'  
G'  
H'  
XQ  
LOGIC  
FUNCTION  
OF  
SD  
D
Q
F'  
F1-F4  
EC  
RD  
K
(CLOCK)  
1
H'  
F'  
X
Multiplexer Controlled  
by Configuration Program  
X6692  
Figure 1: Simplified Block Diagram of XC4000 Series CLB (RAM and Carry Logic functions not shown)  
Flip-Flops  
Clock Enable  
The CLB can pass the combinatorial output(s) to the inter-  
connect network, but can also store the combinatorial  
results or other incoming data in one or two flip-flops, and  
connect their outputs to the interconnect network as well.  
The clock enable signal (EC) is active High. The EC pin is  
shared by both storage elements. If left unconnected for  
either, the clock enable for that storage element defaults to  
the active state. EC is not invertible within the CLB.  
The two edge-triggered D-type flip-flops have common  
clock (K) and clock enable (EC) inputs. Either or both clock  
inputs can also be permanently enabled. Storage element  
functionality is described in Table 2.  
Table 2: CLB Storage Element Functionality  
(active rising edge is shown)  
Mode  
K
EC  
SR  
D
Q
Power-Up or  
GSR  
Latches (XC4000X only)  
X
X
X
X
SR  
The CLB storage elements can also be configured as  
latches. The two latches have common clock (K) and clock  
enable (EC) inputs. Storage element functionality is  
described in Table 2.  
X
__/  
0
X
1*  
X
1
X
D
X
X
D
X
SR  
D
Flip-Flop  
0*  
0*  
0*  
0*  
0*  
Q
1
1*  
1*  
0
Q
Clock Input  
Latch  
Both  
0
D
Each flip-flop can be triggered on either the rising or falling  
clock edge. The clock pin is shared by both storage ele-  
ments. However, the clock is individually invertible for each  
storage element. Any inverter placed on the clock input is  
automatically absorbed into the CLB.  
X
Q
Legend:  
X
Don’t care  
Rising edge  
Set or Reset value. Reset is default.  
Input is Low or unconnected (default value)  
__/  
SR  
0*  
1*  
Input is High or unconnected (default value)  
6-10  
May 14, 1999 (Version 1.6)  
 
 
 复制成功!