欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9473002MXC 参数 Datasheet PDF下载

5962-9473002MXC图片预览
型号: 5962-9473002MXC
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 576 CLBs, 10000 Gates, 90.9MHz, 1368-Cell, CMOS, CPGA223, CERAMIC, PGA-223]
分类和应用: 时钟可编程逻辑
文件页数/大小: 68 页 / 685 K
品牌: XILINX [ XILINX, INC ]
 浏览型号5962-9473002MXC的Datasheet PDF文件第1页浏览型号5962-9473002MXC的Datasheet PDF文件第2页浏览型号5962-9473002MXC的Datasheet PDF文件第4页浏览型号5962-9473002MXC的Datasheet PDF文件第5页浏览型号5962-9473002MXC的Datasheet PDF文件第6页浏览型号5962-9473002MXC的Datasheet PDF文件第7页浏览型号5962-9473002MXC的Datasheet PDF文件第8页浏览型号5962-9473002MXC的Datasheet PDF文件第9页  
R
XC4000E and XC4000X Series Field Programmable Gate Arrays  
much as 50% from XC4000 values. See “Fast Carry Logic”  
on page 18 for more information.  
XC4000E and XC4000X Series  
Compared to the XC4000  
Select-RAM Memory: Edge-Triggered, Synchro-  
nous RAM Modes  
For readers already familiar with the XC4000 family of Xil-  
inx Field Programmable Gate Arrays, the major new fea-  
tures in the XC4000 Series devices are listed in this  
section. The biggest advantages of XC4000E and  
XC4000X devices are significantly increased system  
speed, greater capacity, and new architectural features,  
particularly Select-RAM memory. The XC4000X devices  
also offer many new routing features, including special  
high-speed clock buffers that can be used to capture input  
data with minimal delay.  
The RAM in any CLB can be configured for synchronous,  
edge-triggered, write operation. The read operation is not  
affected by this change to an edge-triggered write.  
Dual-Port RAM  
A separate option converts the 16x2 RAM in any CLB into a  
16x1 dual-port RAM with simultaneous Read/Write.  
The function generators in each CLB can be configured as  
either level-sensitive (asynchronous) single-port RAM,  
edge-triggered (synchronous) single-port RAM, edge-trig-  
gered (synchronous) dual-port RAM, or as combinatorial  
logic.  
Any XC4000E device is pinout- and bitstream-compatible  
with the corresponding XC4000 device. An existing  
XC4000 bitstream can be used to program an XC4000E  
device. However, since the XC4000E includes many new  
features, an XC4000E bitstream cannot be loaded into an  
XC4000 device.  
Configurable RAM Content  
XC4000X Series devices are not bitstream-compatible with  
equivalent array size devices in the XC4000 or XC4000E  
families. However, equivalent array size devices, such as  
the XC4025, XC4025E, XC4028EX, and XC4028XL, are  
pinout-compatible.  
The RAM content can now be loaded at configuration time,  
so that the RAM starts up with user-defined data.  
H Function Generator  
6
In current XC4000 Series devices, the H function generator  
is more versatile than in the original XC4000. Its inputs can  
come not only from the F and G function generators but  
also from up to three of the four control input lines. The H  
function generator can thus be totally or partially indepen-  
dent of the other two function generators, increasing the  
maximum capacity of the device.  
Improvements in XC4000E and XC4000X  
Increased System Speed  
XC4000E and XC4000X devices can run at synchronous  
system clock rates of up to 80 MHz, and internal perfor-  
mance can exceed 150 MHz. This increase in performance  
over the previous families stems from improvements in both  
IOB Clock Enable  
device processing and system architecture.  
XC4000  
The two flip-flops in each IOB have a common clock enable  
input, which through configuration can be activated individ-  
ually for the input or output flip-flop or both. This clock  
enable operates exactly like the EC pin on the XC4000  
CLB. This new feature makes the IOBs more versatile, and  
avoids the need for clock gating.  
Series devices use a sub-micron multi-layer metal process.  
In addition, many architectural improvements have been  
made, as described below.  
The XC4000XL family is a high performance 3.3V family  
based on 0.35µ SRAM technology and supports system  
speeds to 80 MHz.  
Output Drivers  
PCI Compliance  
The output pull-up structure defaults to a TTL-like  
totem-pole. This driver is an n-channel pull-up transistor,  
pulling to a voltage one transistor threshold below Vcc, just  
like the XC4000 family outputs. Alternatively, XC4000  
Series devices can be globally configured with CMOS out-  
puts, with p-channel pull-up transistors pulling to Vcc. Also,  
the configurable pull-up resistor in the XC4000 Series is a  
p-channel transistor that pulls to Vcc, whereas in the origi-  
nal XC4000 family it is an n-channel transistor that pulls to  
a voltage one transistor threshold below Vcc.  
XC4000 Series -2 and faster speed grades are fully PCI  
compliant. XC4000E and XC4000X devices can be used to  
implement a one-chip PCI solution.  
Carry Logic  
The speed of the carry logic chain has increased dramati-  
cally. Some parameters, such as the delay on the carry  
chain through a single CLB (TBYP), have improved by as  
May 14, 1999 (Version 1.6)  
6-7  
 复制成功!