欢迎访问ic37.com |
会员登录 免费注册
发布采购

W90N745CDG 参数 Datasheet PDF下载

W90N745CDG图片预览
型号: W90N745CDG
PDF下载: 下载PDF文件 查看货源
内容描述: 16位/ 32位ARM微控制器 [16/32-bit ARM microcontroller]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 422 页 / 2455 K
品牌: WINBOND [ WINBOND ]
 浏览型号W90N745CDG的Datasheet PDF文件第135页浏览型号W90N745CDG的Datasheet PDF文件第136页浏览型号W90N745CDG的Datasheet PDF文件第137页浏览型号W90N745CDG的Datasheet PDF文件第138页浏览型号W90N745CDG的Datasheet PDF文件第140页浏览型号W90N745CDG的Datasheet PDF文件第141页浏览型号W90N745CDG的Datasheet PDF文件第142页浏览型号W90N745CDG的Datasheet PDF文件第143页  
W90N745CD/W90N745CDG  
Continued.  
BITS  
DESCRIPTIONS  
The Enable Alignment Error Interrupt controls the ALIE interrupt  
generation. If ALIE of MISTA register is set, and both EnALIE and  
EnTXINTR are enabled, the EMC generates the Rx interrupt to CPU. If  
EnALIE or EnTXINTR is disabled, no Rx interrupt is generated to CPU  
even the ALIE of MISTA register is set.  
[5]  
EnALIE  
1’b0: ALIE of MISTA register is masked from Rx interrupt generation.  
1’b1: ALIE of MISTA register can participate in Rx interrupt generation.  
The Enable Receive Good Interrupt controls the RXGD interrupt  
generation. If RXGD of MISTA register is set, and both EnRXGD and  
EnTXINTR are enabled, the EMC generates the Rx interrupt to CPU. If  
EnRXGD or EnTXINTR is disabled, no Rx interrupt is generated to  
CPU even the RXGD of MISTA register is set.  
[4]  
EnRXGD  
1’b0: RXGD of MISTA register is masked from Rx interrupt generation.  
1’b1: RXGD of MISTA register can participate in Rx interrupt  
generation.  
The Enable Packet Too Long Interrupt controls the PTLE interrupt  
generation. If PTLE of MISTA register is set, and both EnPTLE and  
EnTXINTR are enabled, the EMC generates the Rx interrupt to CPU. If  
EnPTLE or EnTXINTR is disabled, no Rx interrupt is generated to CPU  
even the PTLE of MISTA register is set.  
[3]  
EnPTLE  
1’b0: PTLE of MISTA register is masked from Rx interrupt generation.  
1’b1: PTLE of MISTA register can participate in Rx interrupt  
generation.  
The Enable Receive FIFO Overflow Interrupt controls the RXOV  
interrupt generation. If RXOV of MISTA register is set, and both  
EnRXOV and EnTXINTR are enabled, the EMC generates the Rx  
interrupt to CPU. If EnRXOV or EnTXINTR is disabled, no Rx interrupt  
is generated to CPU even the RXOV of MISTA register is set.  
[2]  
EnRXOV  
1’b0: RXOV of MISTA register is masked from Rx interrupt generation.  
1’b1: RXOV of MISTA register can participate in Rx interrupt  
generation.  
- 134 -  
 复制成功!