欢迎访问ic37.com |
会员登录 免费注册
发布采购

VG26V17400FJ-5 参数 Datasheet PDF下载

VG26V17400FJ-5图片预览
型号: VG26V17400FJ-5
PDF下载: 下载PDF文件 查看货源
内容描述: 4194304 ×4 - 位CMOS动态RAM [4,194,304 x 4 - Bit CMOS Dynamic RAM]
分类和应用:
文件页数/大小: 25 页 / 210 K
品牌: VML [ VANGUARD INTERNATIONAL SEMICONDUCTOR ]
 浏览型号VG26V17400FJ-5的Datasheet PDF文件第3页浏览型号VG26V17400FJ-5的Datasheet PDF文件第4页浏览型号VG26V17400FJ-5的Datasheet PDF文件第5页浏览型号VG26V17400FJ-5的Datasheet PDF文件第6页浏览型号VG26V17400FJ-5的Datasheet PDF文件第8页浏览型号VG26V17400FJ-5的Datasheet PDF文件第9页浏览型号VG26V17400FJ-5的Datasheet PDF文件第10页浏览型号VG26V17400FJ-5的Datasheet PDF文件第11页  
VG26(V)(S)17400FJ  
4,194,304 x 4 - Bit  
CMOS Dynamic RAM  
VIS  
DC Characteristics ; 5 - Volt Version (cont.)  
(Ta = 0 to 70°C, VCC = + 5V±10%, Vss = 0V)  
VG26 (V) (S) 17400E  
-5 -6  
Min Max Min Max  
Parameter  
Symbol  
Test Conditions  
Unit Notes  
lnput leakage  
current  
ILI  
-5  
5
-5  
5
mA  
mA  
0V £ Vin £ VCC + 0.5V  
Output leakage  
current  
ILO  
-5  
5
-5  
5
0V £ Vout £ VCC + 0.5V  
Dout = Disable  
Output high  
voltage  
VOH  
VOL  
lOH = -5mA  
2.4  
-
-
2.4  
-
-
V
V
Output low  
voltage  
lOL = + 4.2mA  
0.4  
0.4  
Notes :  
1. lCC is specified as an average current. It depends on output loading condition and cycle rate when  
the device is selected. lCC max is specified at the output open condition.  
2. Address can be changed once or less while RAS = VIL.  
3. For lCC4, address can be changed once or less within one Fast page mode cycle time.  
Document :  
Rev.  
Page7