VG26(V)(S)17400FJ
4,194,304 x 4 - Bit
CMOS Dynamic RAM
VIS
DC Characteristics ; 5 - Volt Version (cont.)
(Ta = 0 to 70°C, VCC = + 5V±10%, Vss = 0V)
VG26 (V) (S) 17400E
-5 -6
Min Max Min Max
Parameter
Symbol
Test Conditions
Unit Notes
lnput leakage
current
ILI
-5
5
-5
5
mA
mA
0V £ Vin £ VCC + 0.5V
Output leakage
current
ILO
-5
5
-5
5
0V £ Vout £ VCC + 0.5V
Dout = Disable
Output high
voltage
VOH
VOL
lOH = -5mA
2.4
-
-
2.4
-
-
V
V
Output low
voltage
lOL = + 4.2mA
0.4
0.4
Notes :
1. lCC is specified as an average current. It depends on output loading condition and cycle rate when
the device is selected. lCC max is specified at the output open condition.
2. Address can be changed once or less while RAS = VIL.
3. For lCC4, address can be changed once or less within one Fast page mode cycle time.
Document :
Rev.
Page7