欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5402PGER10 参数 Datasheet PDF下载

TMS320VC5402PGER10图片预览
型号: TMS320VC5402PGER10
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [FIXED-POINT DIGITAL SIGNAL PROCESSOR]
分类和应用: 数字信号处理器
文件页数/大小: 68 页 / 939 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5402PGER10的Datasheet PDF文件第12页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第13页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第14页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第15页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第17页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第18页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第19页浏览型号TMS320VC5402PGER10的Datasheet PDF文件第20页  
T M S3 2 0 VC5 402  
F I X ED ĆPOI N T DI G I TAL S I GN AL PRO CE SSO R  
SPRS079E – OCTOBER 1998 – REVISED AUGUST 2000  
on-chip peripherals  
The ’5402 device has the following peripherals:  
D
D
D
D
D
D
Software-programmable wait-state generator with programmable bank-switching wait states  
An enhanced 8-bit host-port interface (HPI8)  
Two multichannel buffered serial ports (McBSPs)  
Two hardware timers  
A clock generator with a phase-locked loop (PLL)  
A direct memory access (DMA) controller  
software-programmable wait-state generator  
The software wait-state generator of the ’5402 can extend external bus cycles by up to fourteen machine cycles.  
Devices that require more than fourteen wait states can be interfaced using the hardware READY line. When  
all external accesses are configured for zero wait states, the internal clocks to the wait-state generator are  
automatically disabled. Disabling the wait-state generator clocks reduces the power comsumption of the ’5402.  
The software wait-state register (SWWSR) controls the operation of the wait-state generator. The 14 LSBs of  
the SWWSR specify the number of wait states (0 to 7) to be inserted for external memory accesses to five  
separate address ranges. This allows a different number of wait states for each of the five address ranges.  
Additionally, the software wait-state multiplier (SWSM) bit of the software wait-state control register (SWCR)  
defines a multiplication factor of 1 or 2 for the number of wait states. At reset, the wait-state generator is initialized  
to provide seven wait states on all external memory accesses. The SWWSR bit fields are shown in Figure 4  
and described in Table 2.  
15  
14  
12 11  
9
8
6
5
3
2
0
XPA  
I/O  
R/W-111  
Data  
R/W-111  
Data  
Program  
R/W-111  
Program  
R/W-111  
R/W-0  
R/W-111  
LEGEND: R=Read, W=Write, 0=Value after reset  
Figure 4. Software Wait-State Register (SWWSR) [Memory-Mapped Register (MMR) Address 0028h]  
16  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251–1443  
 复制成功!