欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28232 参数 Datasheet PDF下载

TMS320F28232图片预览
型号: TMS320F28232
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 控制器
文件页数/大小: 170 页 / 2247 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28232的Datasheet PDF文件第136页浏览型号TMS320F28232的Datasheet PDF文件第137页浏览型号TMS320F28232的Datasheet PDF文件第138页浏览型号TMS320F28232的Datasheet PDF文件第139页浏览型号TMS320F28232的Datasheet PDF文件第141页浏览型号TMS320F28232的Datasheet PDF文件第142页浏览型号TMS320F28232的Datasheet PDF文件第143页浏览型号TMS320F28232的Datasheet PDF文件第144页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
Digital Signal Controllers (DSCs)  
www.ti.com  
SPRS439CJUNE 2007REVISED FEBRUARY 2008  
The relationship between SYSCLKOUT and XTIMCLK is shown in Figure 6-22.  
PCLKR3[XINTFENCLK]  
XTIMING0  
LEAD/ACTIVE/TRAIL  
XTIMING6  
XTIMING7  
XBANK  
0
0
1
SYSCLKOUT  
C28x  
CPU  
XTIMCLK  
/2  
1
0
XCLKOUT  
/2  
1
0
XINTCNF2 (XTIMCLK)  
XINTCNF2  
(CLKMODE)  
XINTCNF2  
(CLKOFF)  
Figure 6-22. Relationship Between XTIMCLK and SYSCLKOUT  
6.10.7.4 XINTF Signal Alignment to XCLKOUT  
For each XINTF access, the number of lead, active, and trail cycles is based on the internal clock  
XTIMCLK. Strobes such as XRD, XWE0, XWE1, and zone chip-select (XZCS) change state in relationship  
to the rising edge of XTIMCLK. The external clock, XCLKOUT, can be configured to be either equal to or  
one-half the frequency of XTIMCLK.  
For the case where XCLKOUT = XTIMCLK, all of the XINTF strobes will change state with respect to the  
rising edge of XCLKOUT. For the case where XCLKOUT = one-half XTIMCLK, some strobes will change  
state either on the rising edge of XCLKOUT or the falling edge of XCLKOUT. In the XINTF timing tables,  
the notation XCOHL is used to indicate that the parameter is with respect to either case; XCLKOUT rising  
edge (high) or XCLKOUT falling edge (low). If the parameter is always with respect to the rising edge of  
XCLKOUT, the notation XCOH is used.  
For the case where XCLKOUT = one-half XTIMCLK, the XCLKOUT edge with which the change will be  
aligned can be determined based on the number of XTIMCLK cycles from the start of the access to the  
point at which the signal changes. If this number of XTIMCLK cycles is even, the alignment will be with  
respect to the rising edge of XCLKOUT. If this number is odd, then the signal will change with respect to  
the falling edge of XCLKOUT. Examples include the following:  
Strobes that change at the beginning of an access always align to the rising edge of XCLKOUT. This is  
because all XINTF accesses begin with respect to the rising edge of XCLKOUT.  
Examples:  
XZCSL  
Zone chip-select active low  
XR/W active low  
XRNWL  
Strobes that change at the beginning of the active period will align to the rising edge of XCLKOUT if  
the total number of lead XTIMCLK cycles for the access is even. If the number of lead XTIMCLK  
cycles is odd, then the alignment will be with respect to the falling edge of XCLKOUT.  
Examples:  
XRDL  
XWEL  
XRD active low  
XWE1 or XWE0 active low  
Strobes that change at the beginning of the trail period will align to the rising edge of XCLKOUT if the  
total number of lead + active XTIMCLK cycles (including hardware waitstates) for the access is even. If  
the number of lead + active XTIMCLK cycles (including hardware waitstates) is odd, then the alignment  
140  
Electrical Specifications  
Submit Documentation Feedback