欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCI6421 参数 Datasheet PDF下载

PCI6421图片预览
型号: PCI6421
PDF下载: 下载PDF文件 查看货源
内容描述: 双/单插槽的CardBus和UltraMedia控制器 [DUAL/SINGLE SOCKET CARDBUS AND ULTRAMEDIA CONTROLLER]
分类和应用: 控制器
文件页数/大小: 204 页 / 849 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号PCI6421的Datasheet PDF文件第145页浏览型号PCI6421的Datasheet PDF文件第146页浏览型号PCI6421的Datasheet PDF文件第147页浏览型号PCI6421的Datasheet PDF文件第148页浏览型号PCI6421的Datasheet PDF文件第150页浏览型号PCI6421的Datasheet PDF文件第151页浏览型号PCI6421的Datasheet PDF文件第152页浏览型号PCI6421的Datasheet PDF文件第153页  
7.5 Class Code and Revision ID Register  
The class code and revision ID register categorizes the base class, subclass, and programming interface of the  
function. The base class is 01h, identifying the controller as a mass storage controller. The subclass is 80h, identifying  
the function as other mass storage controller, and the programming interface is 00h. Furthermore, the TI chip revision  
is indicated in the least significant byte (00h). See Table 7−4 for a complete description of the register contents.  
Bit  
31  
30  
29  
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
Name  
Type  
Default  
Bit  
Class code and revision ID  
R
0
R
0
R
0
R
0
R
0
R
0
R
0
9
R
1
8
R
1
7
R
0
6
R
0
5
R
0
4
R
0
3
R
0
2
R
0
1
R
0
0
15  
14  
13  
12  
11  
10  
Name  
Type  
Default  
Class code and revision ID  
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
Register:  
Offset:  
Type:  
Class code and revision ID  
08h  
Read-only  
0180 0000h  
Default:  
Table 7−4. Class Code and Revision ID Register Description  
BIT  
FIELD NAME  
BASECLASS  
SUBCLASS  
TYPE  
DESCRIPTION  
31−24  
23−16  
R
R
Base class. This field returns 01h when read, which classifies the function as a mass storage controller.  
Subclass. This field returns 80h when read, which specifically classifies the function as other mass  
storage controller.  
15−8  
7−0  
PGMIF  
R
R
Programming interface. This field returns 00h when read.  
CHIPREV  
Silicon revision. This field returns 00h when read, which indicates the silicon revision of the flash media  
controller.  
7.6 Latency Timer and Class Cache Line Size Register  
The latency timer and class cache line size register is programmed by host BIOS to indicate system cache line size  
and the latency timer associated with the flash media controller. See Table 7−5 for a complete description of the  
register contents.  
Bit  
15  
14  
13  
12  
11  
10  
9
8
7
6
5
4
3
2
1
0
Name  
Type  
Default  
Latency timer and class cache line size  
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
RW  
0
Register:  
Offset:  
Type:  
Latency timer and class cache line size  
0Ch  
Read/Write  
0000h  
Default:  
Table 7−5. Latency Timer and Class Cache Line Size Register Description  
BIT  
FIELD NAME  
TYPE  
DESCRIPTION  
15−8  
LATENCY_TIMER  
RW  
PCI latency timer. The value in this register specifies the latency timer for the flash media controller,  
in units of PCI clock cycles. When the flash media controller is a PCI bus initiator and asserts FRAME,  
the latency timer begins counting from zero. If the latency timer expires before the flash media  
transaction has terminated, then the flash media controller terminates the transaction when its GNT  
is deasserted.  
7−0  
CACHELINE_SZ  
RW  
Cache line size. This value is used by the flash media controller during memory write and invalidate,  
memory-read line, and memory-read multiple transactions.  
7−5  
 复制成功!