欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADS131M04QPWRQ1 参数 Datasheet PDF下载

ADS131M04QPWRQ1图片预览
型号: ADS131M04QPWRQ1
PDF下载: 下载PDF文件 查看货源
内容描述: [汽车类四通道、24 位、64kSPS、同步采样 Δ-Σ ADC | PW | 20 | -40 to 125]
分类和应用:
文件页数/大小: 94 页 / 2718 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第41页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第42页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第43页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第44页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第46页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第47页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第48页浏览型号ADS131M04QPWRQ1的Datasheet PDF文件第49页  
ADS131M04-Q1  
ZHCSOL7A MARCH 2022 REVISED AUGUST 2022  
www.ti.com.cn  
8.5.2 Synchronization  
Synchronization can be performed by the host to ensure the ADC conversions are synchronized to an external  
event. For example, synchronization can realign the data capture to the expected timing of the host if a glitch on  
the clock causes the host and device to become out of synchronization.  
Provide a negative pulse on the SYNC/RESET pin with a duration less than tw(RSL) but greater than a CLKIN  
period to trigger synchronization. The device internally compares the leading negative edge of the pulse to the  
internal clock that tracks the data rate. The internal data rate clock has timing equivalent to the DRDY pin if  
configured to assert with a phase calibration setting of 0b. If the negative edge on SYNC/RESET aligns with the  
internal data rate clock, the device is determined to be synchronized and therefore no action is taken. If there is  
misalignment, the digital filters on the device are reset to be synchronized with the SYNC/RESET pulse.  
Conversions are immediately restarted when the SYNC/RESET pin is toggled in global-chop mode.  
The phase calibration settings on all channels are retained during synchronization. Thus, channels with non-zero  
phase calibration settings generate conversion results less than a data rate period after the synchronization  
event occurs. However, the results can be corrupted and are not settled until the respective channels have at  
least three conversion cycles for the sinc3 filter to settle.  
Copyright © 2022 Texas Instruments Incorporated  
Submit Document Feedback  
45  
Product Folder Links: ADS131M04-Q1  
 
 复制成功!