欢迎访问ic37.com |
会员登录 免费注册
发布采购

CYW305OXCT 参数 Datasheet PDF下载

CYW305OXCT图片预览
型号: CYW305OXCT
PDF下载: 下载PDF文件 查看货源
内容描述: 变频控制器系统恢复英特尔集成众核逻辑 [Frequency Controller with System Recovery for Intel Integrated Core Logic]
分类和应用: 晶体外围集成电路光电二极管控制器时钟
文件页数/大小: 20 页 / 183 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CYW305OXCT的Datasheet PDF文件第6页浏览型号CYW305OXCT的Datasheet PDF文件第7页浏览型号CYW305OXCT的Datasheet PDF文件第8页浏览型号CYW305OXCT的Datasheet PDF文件第9页浏览型号CYW305OXCT的Datasheet PDF文件第11页浏览型号CYW305OXCT的Datasheet PDF文件第12页浏览型号CYW305OXCT的Datasheet PDF文件第13页浏览型号CYW305OXCT的Datasheet PDF文件第14页  
W305B  
Byte 9: System RESET and Watchdog Timer Register (continued)  
Bit  
Name  
Default  
Pin Description  
Bit 4  
Bit 3  
RST_EN_WD  
0
This bit will enable the generation of a Reset pulse when a watchdog timer  
time-out occurs.  
0 = Disabled  
1 = Enabled  
RST_EN_FC  
0
This bit will enable the generation of a Reset pulse after a frequency change  
occurs.  
0 = Disabled  
1 = Enabled  
Bit 2  
Bit 1  
WD_TO_STATUS  
WD_EN  
0
0
Watchdog Timer Time-out Status bit  
0 = No time-out occurs (READ); Ignore (WRITE)  
1 = time-out occurred (READ); Clear WD_TO_STATUS (WRITE)  
0 = Stop and re-load Watchdog timer. Unlock W305B from recovery frequency  
mode.  
1 = Enable Watchdog timer. It will start counting down after a frequency change  
occurs.  
Note: W305B will generate system reset, re-load a recovery frequency, and  
lock itself into a recovery frequency mode after a Watchdog timer time-out  
occurs. Underrecoveryfrequency mode, W305B will not respond to anyattempt  
to change output frequency via the SMBus control bytes. System software can  
unlock W305B from its recovery frequency mode by clearing the WD_EN bit.  
Bit 0  
Reserved  
0
Reserved  
Byte 10: Skew Control Register  
Bit  
Name  
CPU_Skew2  
CPU_Skew1  
CPU_Skew0  
Default  
Description  
Bit 7  
Bit 6  
Bit 5  
0
CPU skew control  
000 = Normal  
001 = –150 ps  
010 = –300 ps  
011 = –450 ps  
100 = +150 ps  
101 = +300 ps  
110 = +450 ps  
111 = +600 ps  
0
0
Bit 4  
Bit 3  
Bit 2  
SDRAM_Skew2  
SDRAM_Skew1  
SDRAM_Skew0  
0
0
0
SDRAM skew control  
000 = Normal  
001 = –150 ps  
010 = –300 ps  
011 = –450 ps  
100 = +150 ps  
101 = +300 ps  
110 = +450 ps  
111 = +600 ps  
Bit 1  
Bit 0  
AGP_Skew1  
AGP_Skew0  
0
0
AGP skew control  
00 = Normal  
01 = –150ps  
10 = +150ps  
11 = +300ps  
Rev 1.0,November 20, 2006  
Page 10 of 20  
 复制成功!