欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29BDS320GTC9VMI 参数 Datasheet PDF下载

AM29BDS320GTC9VMI图片预览
型号: AM29BDS320GTC9VMI
PDF下载: 下载PDF文件 查看货源
内容描述: 32兆位(2M ×16位) , 1.8伏只同时读/写,突发模式闪存 [32 Megabit (2 M x 16-Bit), 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory]
分类和应用: 闪存
文件页数/大小: 74 页 / 1108 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第29页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第30页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第31页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第32页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第34页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第35页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第36页浏览型号AM29BDS320GTC9VMI的Datasheet PDF文件第37页  
P r e l i m i n a r y  
Table 13. Device IDs  
Description  
Manufacturer ID  
Address  
(BA) + 00h  
(BA) + 01h  
Read Data  
0001h  
Device ID, Word 1  
Device ID, Word 2  
Device ID, Word 3  
227Eh  
2222h (1.8 V VIO, top boot),  
2223h (1.8 V VIO, bottom boot),  
2214h (3.0 V VIO, top boot),  
2234h (3.0 V VIO, bottom boot)  
(BA) + 0Eh  
(BA) + 0Fh  
(SA) + 02h  
2200h  
Sector Block  
Lock/Unlock  
0001 (locked),  
0000 (unlocked)  
43h (reduced wait-state),  
42h (standard)  
Handshaking  
(BA) + 03h  
The system must write the reset command to return to the read mode (or erase-  
suspend-read mode if the bank was previously in Erase Suspend).  
Program Command Sequence  
Programming is a four-bus-cycle operation. The program command sequence is  
initiated by writing two unlock write cycles, followed by the program set-up com-  
mand. The program address and data are written next, which in turn initiate the  
Embedded Program algorithm. The system is not required to provide further con-  
trols or timings. The device automatically provides internally generated program  
pulses and verifies the programmed cell margin. Table 14 shows the address and  
data requirements for the program command sequence.  
When the Embedded Program algorithm is complete, that bank then returns to  
the read mode and addresses are no longer latched. The system can determine  
the status of the program operation by monitoring DQ7 or DQ6/DQ2. Refer to the  
“Write Operation Status” section on page 37 section for information on these sta-  
tus bits.  
Any commands written to the device during the Embedded Program Algorithm  
are ignored. Note that a hardware reset immediately terminates the program op-  
eration. The program command sequence should be reinitiated once that bank  
has returned to the read mode, to ensure data integrity.  
Programming is allowed in any sequence and across sector boundaries. A bit can-  
not be programmed from “0” back to a “1.Attempting to do so may cause that  
bank to set DQ5 = 1, or cause the DQ7 and DQ6 status bit to indicate the oper-  
ation was successful. However, a succeeding read will show that the data is still  
“0.Only erase operations can convert a “0” to a “1.”  
Unlock Bypass Command Sequence  
The unlock bypass feature allows the system to primarily program to a bank  
faster than using the standard program command sequence. The unlock bypass  
command sequence is initiated by first writing two unlock cycles. This is followed  
by a third write cycle containing the unlock bypass command, 20h. That bank  
then enters the unlock bypass mode. A two-cycle unlock bypass program com-  
mand sequence is all that is required to program in this mode. The first cycle in  
this sequence contains the unlock bypass program command, A0h; the second  
cycle contains the program address and data. Additional data is programmed in  
October 1, 2003 27243B1  
Am29BDS320G  
31