欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29BDD160GT80CKF 参数 Datasheet PDF下载

AM29BDD160GT80CKF图片预览
型号: AM29BDD160GT80CKF
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 512KX32, 80ns, PQFP80, PLASTIC, QFP-80]
分类和应用: 内存集成电路
文件页数/大小: 76 页 / 1251 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第13页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第14页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第15页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第16页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第18页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第19页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第20页浏览型号AM29BDD160GT80CKF的Datasheet PDF文件第21页  
A D V A N C E I N F O R M A T I O N  
Table 5. 16-Bit and 32-Bit Linear and Burst Data Order  
Data Transfer Sequence  
(Independent of the WORD#  
pin)  
Output Data Sequence (Initial Access Address)  
(x16)  
0-1 (A0 = 0)  
1-0 (A0 = 1)  
Two Linear Data Transfers,  
(x32 only)  
0-1-2-3 (A0:A-1/A1-A0 = 00)  
1-2-3-0 (A0:A-1/A1-A0 = 01)  
2-3-0-1 (A:A-1/A1-A0 = 10)  
3-0-1-2 (A0:A-1/A1-A0 = 11)  
Four Linear Data Transfers  
0-1-2-3-4-5-6-7 (A1:A-1A2-A0 = 000)  
1-2-3-4-5-6-7-0 (A1:A-1/A2-A0 = 001)  
2-3-4-5-6-7-0-1 (A1:A-1/A2-A0 = 010)  
3-4-5-6-7-0-1-2 (A1:A-1/A2-A0 = 011)  
4-5-6-7-0-1-2-3 (A1:A-1/A2-A0 = 100)  
5-6-7-0-1-2-3-4 (A1:A-1/A2-A0 = 101)  
6-7-0-1-2-3-4-5 (A1:A-1/A2-A0 = 110)  
7-0-1-2-3-4-5-6 (A1:A-1/A2-A0 = 111)  
Eight Linear Data Transfers  
0-1-2-3-4-5-6-7-8-9-A-B-C-D-E-F (A2:A-1/ A3-A0 = 0000)  
1-2-3-4-5-6-7-8-9-A-B-C-D-E-F-0 (A2:A-1/ A3-A0 = 0001)  
2-3-4-5-6-7-8-9-A-B-C-D-E-F-0-1 (A2:A-1/ A3-A0 = 0010)  
3-4-5-6-7-8-9-A-B-C-D-E-F-0-1-2 (A2:A-1/ A3-A0 = 0011)  
4-5-6-7-8-9-A-B-C-D-E-F-0-1-2-3 (A:A-1/ A3-A0 = 0100)  
5-6-7-8-9-A-B-C-D-E-F-0-1-2-3-4 (A2:A-1/ A3-A0 = 0101)  
6-7-8-9-A-B-C-D-E-F-0-1-2-3-4-5 (A2:A-1/ A3-A0 = 0110)  
7-8-9-A-B-C-D-E-F-0-1-2-3-4-5-6 (A2:A-1/ A3-A0 = 0111)  
8-9-A-B-C-D-E-F-0-1-2-3-4-5-6-7 (A2:A-1/ A3-A0 = 1000)  
9-A-B-C-D-E-F-0-1-2-3-4-5-6-7-8 (A2:A-1/ A3-A0 = 1001)  
A-B-C-D-E-F-0-1-2-3-4-5-6-7-8-9 (A2:A-1/ A3-A0 = 1010)  
B-C-D-E-F-0-1-2-3-4-5-6-7-8-9-A (A2:A-1/ A3-A0 = 1011)  
C-D-E-F-0-1-2-3-4-5-6-7-8-9-A-B (A2:A-1/ A3-A0 = 1100)  
D-E-F-0-1-2-3-4-5-6-7-8-9-A-B-C (A2:A-1/ A3-A0 = 1101)  
E-F-0-1-2-3-4-5-6-7-8-9-A-B-C-D (A2:A-1/ A3-A0 = 1110)  
F-0-1-2-3-4-5-6-7-8-9-A-B-C-D-E (A2:A-1/ A3-A0 = 1111)  
Sixteen Linear Data Transfers  
(X16 Only)  
0-1-2-3-4-5-6-7-8-9-A-B-C-D-E-F-G-H-I-J-K-L-M-N-O-P-Q-R-S-T-U-V (A3:A-1 = 00000)  
1-2-3-4-5-6-7-8-9-A-B-C-D-E-F-G-H-I-J-K-L-M-N-O-P-Q-R-S-T-U-V-0 (A3:A-1 = 00001)  
:
Thirty-Two Linear Data Transfers  
U-V-0-1-2-3-4-5-6-7-8-9-A-B-C-D-E-F-G-H-I-J-K-L-M-N-O-P-Q-R-S-T (A3:A-1 = 11110)  
V-0-1-2-3-4-5-6-7-8-9-A-B-C-D-E-F-G-H-I-J-K-L-M-N-O-P-Q-R-S-T-U (A3:A-1 = 11111)  
CE# Control in Linear Mode  
ADV# Control In Linear Mode  
The CE# (Chip Enable) pin enables the Am29BDD160  
during read mode operations. CE# must meet the re-  
quired burst read setup times for burst cycle initiation.  
If CE# is taken to VIH at any time during the burst lin-  
ear or burst cycle, the device immediately exits the  
burst sequence and floats the DQ bus and IND/WAIT#  
signal. Restarting a burst cycle is accomplished by  
taking CE# and ADV# to VIL.  
The ADV# (Address Valid) pin is used to initiate a lin-  
ear burst cycle at the clock edge when CE# and ADV#  
are at VIL and the device is configured for either linear  
burst mode operation. A burst access is initiated and  
the address is latched on the first rising (or falling, de-  
pending upon the CR6 configuration register setting)  
CLK edge when ADV# is active or upon a rising ADV#  
edge, whichever occurs first. If the ADV# signal is  
April 8, 2003  
Am29BDD160G  
17