欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC47M182-NR 参数 Datasheet PDF下载

LPC47M182-NR图片预览
型号: LPC47M182-NR
PDF下载: 下载PDF文件 查看货源
内容描述: 先进的I / O控制器,主板胶合逻辑 [ADVANCED I/O CONTROLLER WITH MOTHERBOARD GLUE LOGIC]
分类和应用: 控制器
文件页数/大小: 223 页 / 1215 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LPC47M182-NR的Datasheet PDF文件第33页浏览型号LPC47M182-NR的Datasheet PDF文件第34页浏览型号LPC47M182-NR的Datasheet PDF文件第35页浏览型号LPC47M182-NR的Datasheet PDF文件第36页浏览型号LPC47M182-NR的Datasheet PDF文件第38页浏览型号LPC47M182-NR的Datasheet PDF文件第39页浏览型号LPC47M182-NR的Datasheet PDF文件第40页浏览型号LPC47M182-NR的Datasheet PDF文件第41页  
Advanced I/O Controller with Motherboard GLUE Logic  
Datasheet  
SYNC Error Indication  
The LPC47M182 reports errors via the LAD[3:0] = 1010 SYNC encoding.  
If the host was reading data from the LPC47M182, data will still be transferred in the next two nibbles.  
This data may be invalid, but it will be transferred by the LPC47M182. If the host was writing data to the  
LPC47M182, the data had already been transferred.  
In the case of multiple byte cycles, such as memory and DMA cycles, an error SYNC terminates the cycle.  
Therefore, if the host is transferring 4 bytes from a device, if the device returns the error SYNC in the first  
byte, the other three bytes will not be transferred.  
6.3.10 I/O and DMA START Fields  
I/O and DMA cycles use a START field of 0000.  
Reset Policy  
The following rules govern the reset policy:  
When nPCI_RESET goes inactive (high), the clock is assumed to have been running for 100usec prior to  
the removal of the reset signal, so that everything is stable. This is the same reset active time after clock  
is stable that is used for the PCI bus.  
When nPCI_RESET goes active (low):  
ƒ the host drives the nLFRAME signal high, tristates the LAD[3:0] signals, and ignores the nLDRQ signal.  
ƒ the LPC47M182 must ignore nLFRAME, tristate the LAD[3:0] pins and drive the nLDRQ signal inactive  
(high).  
6.3.11 LPC TRANSFERS  
Wait State Requirements  
I/O Transfers  
The LPC47M182 inserts three wait states for an I/O read and two wait states for an I/O write cycle. A  
SYNC of 0110 is used for all I/O transfers. The exception to this is for transfers where IOCHRDY would  
normally be deasserted in an ISA transfer (i.e., EPP or IrCC transfers) in which case the sync pattern of  
0110 is used and a large number of syncs may be inserted (up to 330 which corresponds to a timeout of  
10us).  
DMA Transfers  
The LPC47M182 inserts three wait states for a DMA read and four wait states for a DMA write cycle. A  
SYNC of 0101 is used for all DMA transfers.  
See the example timing for the LPC cycles in the “Timing Diagrams” section.  
SMSC LPC47M182  
37  
Revision 1.8 SMSC/Non-SMSC Register Sets (02-24-05)  
DATASHEET  
 复制成功!