欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9313I 参数 Datasheet PDF下载

LAN9313I图片预览
型号: LAN9313I
PDF下载: 下载PDF文件 查看货源
内容描述: 三端口10/100管理型以太网交换机MII [Three Port 10/100 Managed Ethernet Switch with MII]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 398 页 / 4083 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9313I的Datasheet PDF文件第154页浏览型号LAN9313I的Datasheet PDF文件第155页浏览型号LAN9313I的Datasheet PDF文件第156页浏览型号LAN9313I的Datasheet PDF文件第157页浏览型号LAN9313I的Datasheet PDF文件第159页浏览型号LAN9313I的Datasheet PDF文件第160页浏览型号LAN9313I的Datasheet PDF文件第161页浏览型号LAN9313I的Datasheet PDF文件第162页  
Three Port 10/100 Managed Ethernet Switch with MII  
Datasheet  
13.1.2.3  
General Purpose I/O Interrupt Status and Enable Register (GPIO_INT_STS_EN)  
Offset:  
1E8h  
Size:  
32 bits  
This read/write register contains the GPIO interrupt status bits.  
Writing a 1 to any of the interrupt status bits acknowledges and clears the interrupt. If enabled, these  
interrupt bits are cascaded into bit 12 (GPIO) of the Interrupt Status Register (INT_STS). Writing a 1  
to any of the interrupt enable bits will enable the corresponding interrupt as a source. Status bits will  
still reflect the status of the interrupt source regardless of whether the source is enabled as an interrupt  
in this register. Bit 12 (GPIO_EN) of the Interrupt Enable Register (INT_EN) must also be set in order  
for an actual system level interrupt to occur. Refer to Chapter 5, "System Interrupts," on page 52 for  
additional information.  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
31:28  
27:16  
RESERVED  
RO  
-
GPIO Interrupt Enable[11:0] (GPIO[11:0]_INT_EN)  
When set, these bits enable the corresponding GPIO interrupt.  
R/W  
0h  
Note:  
The GPIO interrupts must also be enabled via bit 12 (GPIO_EN) of  
the Interrupt Enable Register (INT_EN) in order to cause the  
interrupt pin (IRQ) to be asserted.  
15:12  
11:0  
RESERVED  
RO  
-
GPIO Interrupt[11:0] (GPIO[11:0]_INT)  
R/WC  
0h  
These signals reflect the interrupt status as generated by the GPIOs. These  
interrupts are configured through the General Purpose I/O Configuration  
Register (GPIO_CFG).  
Note:  
As GPIO interrupts, GPIO inputs are level sensitive and must be  
active greater than 40 nS to be recognized as interrupt inputs.  
Revision 1.2 (04-08-08)  
158  
SMSC LAN9313/LAN9313i  
DATASHEET  
 复制成功!