欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B72X_07 参数 Datasheet PDF下载

FDC37B72X_07图片预览
型号: FDC37B72X_07
PDF下载: 下载PDF文件 查看货源
内容描述: 128引脚增强型超级I / O控制器,支持ACPI [128 Pin Enhanced Super I/O Controller with ACPI Support]
分类和应用: 控制器
文件页数/大小: 238 页 / 816 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B72X_07的Datasheet PDF文件第151页浏览型号FDC37B72X_07的Datasheet PDF文件第152页浏览型号FDC37B72X_07的Datasheet PDF文件第153页浏览型号FDC37B72X_07的Datasheet PDF文件第154页浏览型号FDC37B72X_07的Datasheet PDF文件第156页浏览型号FDC37B72X_07的Datasheet PDF文件第157页浏览型号FDC37B72X_07的Datasheet PDF文件第158页浏览型号FDC37B72X_07的Datasheet PDF文件第159页  
function is selected for the GPIO pin, then the  
bits that control input/output, polarity and open  
collector/push-pull have no effect on the function  
of the pin. However, the polarity bit does affect  
the value of the GP bit (i.e., register GP1, bit 2  
for GP12).  
Either Edge Triggered Interrupts  
Four GPIO pins are implemented that allow an  
interrupt to be generated on both a high-to-low  
and a low-to-high edge transition, instead of one  
or the other as selected by the polarity bit.  
An interrupt occurs if the status bit is set and the  
interrupt is enabled. The status bits indicate  
which of the EETI interrupts transitioned. These  
status bits are located in the MSC_STS register.  
The status is valid whether or not the interrupt is  
enabled and whether or not the EETI function is  
selected for the pin.  
The either edge triggered interrupts function as  
follows: Selecting the Either Edge Triggered  
Interrupt (EETI) function for these GPIO pins is  
applicable when the combined interrupt is  
enabled for the GPIO pin (GPINT1 for GP11 and  
GP12, and GPINT2 for GP53 and GP54).  
Otherwise, selection of the EETI function will  
produce no function for the pin. If the EETI  
Miscellaneous Status Register  
The MSC_STS register is implemented as follows to hold the status bits of these four GPIOs.  
Miscellaneous Status Register (PM1_STS)  
Register Location:  
Default Value:  
Attribute:  
<PM1_BLK>+16h System I/O Space  
00h on Vbat POR  
Read/Write (Note 0)  
8-bits  
Size:  
BIT  
NAME  
DEFINITION  
0
1
2
3
4
EETI1_STS  
EETI2_STS  
EETI3_STS  
EETI4_STS  
VTRPOR_STS  
Either Edge Triggered Interrupt Input 1 Status. This bit is set when  
an edge occurs on the GP11 pin. This bit is cleared by writing a 1 to  
this bit position (writing a 0 has no effect).  
Either Edge Triggered Interrupt Input 2 Status. This bit is set when  
an edge occurs on the GP12 pin. This bit is cleared by writing a 1 to  
this bit position (writing a 0 has no effect).  
Either Edge Triggered Interrupt Input 3 Status. This bit is set when  
an edge occurs on the GP53 pin. This bit is cleared by writing a 1 to  
this bit position (writing a 0 has no effect).  
Either Edge Triggered Interrupt Input 4 Status. This bit is set when  
an edge occurs on the GP54 pin. This bit is cleared by writing a 1 to  
this bit position (writing a 0 has no effect).  
This bit is set upon VTR POR. This bit is cleared by writing a 1 to  
this bit position (writing a 0 has no effect). Additionally, when the  
system turns on (nPowerOn active low) due to a VTR POR, then an  
SCI is generated.  
5-7  
Reserved  
Reserved. This bit always returns zero.  
155  
 复制成功!