A0-A2
nCS
VALID
t1
t2
t4
t3
t5
nWR
Note 2
t5**
t6
t7
D0-D7
VALID DATA
Parameter
min
max
units
t1
Address Setup to nWR Active
15
nS
t2
t3
Address Hold from nWR Inactive
nCS Setup to nWR Active
10
5
nS
nS
0
nCS Hold from nWR Inactive
t4
t5
t6
t7
nS
nS
nS
nS
Cycle Time (nWR Low to Next Time Low)**
Valid Data Setup to nWR High
Data Hold from nWR High
4T*
30**
10
*
T is the Arbitration Clock Period.
T is identical to XTAL1 if SLOW ARB = 0,
T is twice XTAL1 period if SLOW ARB = 1
**nCS may become active after control becomes active, but the data setup time will now
be 30 nS measured from the later of nCS falling or Valid Data available.
The Microcontroller typically accesses the COM20020-5 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
should be doubled when considering back-to-back COM20020-5 cycles.
Note 1:
Note 2:
Any cycle occurring after a write to the Address Pointer Low Register
requires a minimum of 4T from the trailing edge of nWR to the leading edge
of the next nWR.
FIGURE 13 - NON-MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; WRITE
CYCLE
50