C8051F52x-53x
RST/C2CK
P0.0/VREF
GND
1
2
3
4
5
15
14
13
12
11
P0.6/C2D
P0.7/XTAL1
P1.0/XTAL2
P1.1
C8051F530/1/3/4/6/7
Top View
VDD
GND
VREGIN
P1.2/CNVSTR
Table 4.3. Pin Definitions for the C8051F530 (QFN 20)
Name
Pin
Type Description
D I/O
Device Reset. Open-drain output of internal POR or V monitor. An
RST/
DD
external source can initiate a system reset by driving this pin low for at
least 15 µs. A 1 kΩ pullup to V is recommended. See Reset
Sources Section for a complete description.
DD
1
D I/O
C2CK
P0.0/
Clock signal for the C2 Debug Interface.
D I/O or
A In
Port 0.0. See Port I/O Section for a complete description.
2
V
A O or
D In
REF
External V
Ground.
Input. See V
Section.
REF
REF
GND
3
4
5
V
Core Supply Voltage.
DD
V
On-Chip Voltage Regulator Input.
REGIN
D I/O or
A In
Port 1.7. See Port I/O Section for a complete description.
P1.7
6
7
8
D I/O or
A In
Port 1.6. See Port I/O Section for a complete description.
Port 1.5. See Port I/O Section for a complete description.
P1.6
P1.5
D I/O or
A In
*Note: Please refer to Section “21. Revision Specific Behavior” on page 215.
Rev. 0.3
35