欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第124页浏览型号C8051F363的Datasheet PDF文件第125页浏览型号C8051F363的Datasheet PDF文件第126页浏览型号C8051F363的Datasheet PDF文件第127页浏览型号C8051F363的Datasheet PDF文件第129页浏览型号C8051F363的Datasheet PDF文件第130页浏览型号C8051F363的Datasheet PDF文件第131页浏览型号C8051F363的Datasheet PDF文件第132页  
C8051F360/1/2/3/4/5/6/7/8/9  
12. Reset Sources  
Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this  
reset state, the following occur:  
CIP-51 halts program execution  
Special Function Registers (SFRs) are initialized to their defined reset values  
External Port pins are forced to a known state  
Interrupts and timers are disabled.  
All SFRs are reset to the predefined values noted in the SFR detailed descriptions. The contents of internal  
data memory are unaffected during a reset; any previously stored data is preserved. However, since the  
stack pointer SFR is reset, the stack is effectively lost, even though the data on the stack is not altered.  
The Port I/O latches are reset to 0xFF (all logic ones) in open-drain mode. Weak pullups are enabled dur-  
ing and after the reset. For V  
exits the reset state.  
Monitor and power-on resets, the RST pin is driven low until the device  
DD  
On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to the inter-  
nal oscillator. Refer to Section “16. Oscillators” on page 169 for information on selecting and configuring  
the system clock source. The Watchdog Timer is enabled with the system clock divided by 12 as its clock  
source (Section “22.3. Watchdog Timer Mode” on page 272 details the use of the Watchdog Timer). Pro-  
gram execution begins at location 0x0000.  
VDD  
Power On  
Reset  
Supply  
Monitor  
+
-
'0'  
/RST  
Enable  
Comparator 0  
(wired-OR)  
Px.x  
Px.x  
+
-
C0RSEF  
Missing  
Clock  
Detector  
(one-  
shot)  
Reset  
Funnel  
PCA  
WDT  
(Software Reset)  
EN  
SWRSF  
EN  
Errant  
FLASH  
Operation  
System  
Clock  
CIP-51  
System Reset  
Microcontroller  
Core  
Extended Interrupt  
Handler  
Figure 12.1. Reset Sources  
128  
Rev. 1.0  
 复制成功!