欢迎访问ic37.com |
会员登录 免费注册
发布采购

S3C4510B 参数 Datasheet PDF下载

S3C4510B图片预览
型号: S3C4510B
PDF下载: 下载PDF文件 查看货源
内容描述: 三星S3C4510B的16位/ 32位RISC微控制器是一款高性价比,高性能的基于以太网的系统微控制器解决方案。 [Samsungs S3C4510B 16/32-bit RISC microcontroller is a cost-effective, high-performance microcontroller solution for Ethernet-based systems.]
分类和应用: 微控制器以太网
文件页数/大小: 422 页 / 2160 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号S3C4510B的Datasheet PDF文件第296页浏览型号S3C4510B的Datasheet PDF文件第297页浏览型号S3C4510B的Datasheet PDF文件第298页浏览型号S3C4510B的Datasheet PDF文件第299页浏览型号S3C4510B的Datasheet PDF文件第301页浏览型号S3C4510B的Datasheet PDF文件第302页浏览型号S3C4510B的Datasheet PDF文件第303页浏览型号S3C4510B的Datasheet PDF文件第304页  
HDLC CONTROLLERS  
S3C4510B  
HDLC TRANSMITTER OPERATION  
The HTxFIFO register cannot be pre-loaded when the transmitter is disabled. After the HDLC Tx is enabled, the  
flag or mark idle control bit (TxFLAG in HCON) is used to select either the mark idle state (inactive idle) or the  
flag 'time fill' (active idle) state. This active or inactive idle state will continue until data is loaded into the  
HTxFIFO.  
The content of the HPRMB register can be sent out by setting the TxPRMB in HCON for the remote DPLL before  
the data is loaded into the HTxFIFO. The length of preamble to be transmitted is determined by TxPL bits in  
HMODE.  
The availability of data in the HTxFIFO is indicated by the HTxFIFO available bit (TxFA in HSTAT) under the  
control of the 4-word transfer mode bit (Tx4WD in HCON).  
When you select 1-word transfer mode (not 4-word select mode), one word can be loaded into the HTxFIFO  
(assuming the TxFA bit is set to '1'). When you select 4-word transfer mode, four successive words can be  
transferred to the FIFO if the TxFA bit is set to '1'.  
The nCTS (clear-to-send) input, nRTS (request-to-send), and nDCD (data-carrier-detect) are provided for a  
modem or other hardware peripheral interface.  
In auto enable mode, nDCD becomes the receiver enable. However, the receiver enable bit must be set before  
the nDCD pin is used in this manner.  
The TxFC status bit(in HSTAT) can cause an interrupt to be generated upon frame completion (This bit is set  
when there is no data in HTxFIFO and when the closing flag or an abort is transmitted).  
8-14  
 复制成功!