欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4J55323QG-BC14 参数 Datasheet PDF下载

K4J55323QG-BC14图片预览
型号: K4J55323QG-BC14
PDF下载: 下载PDF文件 查看货源
内容描述: 的256Mbit GDDR3 SDRAM [256Mbit GDDR3 SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 53 页 / 1359 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K4J55323QG-BC14的Datasheet PDF文件第9页浏览型号K4J55323QG-BC14的Datasheet PDF文件第10页浏览型号K4J55323QG-BC14的Datasheet PDF文件第11页浏览型号K4J55323QG-BC14的Datasheet PDF文件第12页浏览型号K4J55323QG-BC14的Datasheet PDF文件第14页浏览型号K4J55323QG-BC14的Datasheet PDF文件第15页浏览型号K4J55323QG-BC14的Datasheet PDF文件第16页浏览型号K4J55323QG-BC14的Datasheet PDF文件第17页  
256M GDDR3 SDRAM  
K4J55323QG  
TEST MODE  
The normal operating mode is selected by issuing a MODE REGISTER SET command with bits A7 set to zero, and bits A0-A6 and A8-  
A11 set to the desired values. Test mode is entered by issuing a MODE REGISTER SET command with bit A7 set to one, and bits A0-  
A6 and A8-A11 set to the desired values. Test mode functions are specific to each Dram Manufacturer and its exact functions are hidden  
from the user.  
DLL RESET  
The normal operating mode is selected by issuing a MODE REGISTER SET command with bit A7 set to zero, and bits A0-A6 and A8-  
A11 set to the desired values. A DLL reset is initiated by issuing a MODE REGISTER SET command with bit A8 set to one, and bits A0-  
A7 and A9-A11 set to the desired values. When a DLL Reset is complete the GDDR3 SDRAM reset bit 8 of the mode register to a zero.  
After DLL Reset MRS, Power down can not be issued within 10 clock.  
In case the clock frequency need to be changed after the power-up, 256Mb GDDR3 doesn’t require DLL reset. Instead, DLL should  
be disabled first before the frequency changed and then change the clock frequency as needed. After the clock frequency changed,  
there needed some time till clock become stable and then enable the DLL and then 20K cycle required to lock the DLL  
Clock frequency change sequence after the power-up(example)  
700Mbps  
1000Mbps  
CK,CK  
Command  
EMRS  
Any  
EMRS  
DLL Disable  
Command  
DLL Enable  
Wait until  
20K cycle for  
DLL locking time  
clock stable  
13 of 53  
Rev. 1.1 November 2005  
 复制成功!