欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F36077G 参数 Datasheet PDF下载

HD64F36077G图片预览
型号: HD64F36077G
PDF下载: 下载PDF文件 查看货源
内容描述: 旧公司名称在产品目录等资料 [Old Company Name in Catalogs and Other Documents]
分类和应用:
文件页数/大小: 566 页 / 3220 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F36077G的Datasheet PDF文件第240页浏览型号HD64F36077G的Datasheet PDF文件第241页浏览型号HD64F36077G的Datasheet PDF文件第242页浏览型号HD64F36077G的Datasheet PDF文件第243页浏览型号HD64F36077G的Datasheet PDF文件第245页浏览型号HD64F36077G的Datasheet PDF文件第246页浏览型号HD64F36077G的Datasheet PDF文件第247页浏览型号HD64F36077G的Datasheet PDF文件第248页  
Section 13 Timer Z  
TCNT_0  
TCNT_1  
Normal phase  
Counter phase  
Normal phase  
Counter phase  
Active level  
Active level  
Initial  
output  
Initial  
output  
Active level  
Active level  
Reset synchronous PWM mode  
Complementary PWM mode  
Note: Write H'00 to TOCR to start initial outputs after stopping the counter.  
Figure 13.4 Example of Outputs in Reset Synchronous PWM Mode  
and Complementary PWM Mode  
13.3.5  
Timer Output Master Enable Register (TOER)  
TOER enables/disables the outputs for channel 0 and channel 1. When WKP4 is selected for  
inputs, if a low level signal is input to WKP4, the bits in TOER are set to 1 to disable the output  
for timer Z.  
Initial  
Bit  
Bit Name Value  
R/W  
Description  
7
ED1  
1
R/W  
Master Enable D1  
0: FTIOD1 pin output is enabled according to the TPMR,  
TFCR, and TIORC_1 settings  
1: FTIOD1 pin output is disabled regardless of the TPMR,  
TFCR, and TIORC_1 settings (FTIOD1 pin is operated  
as an I/O port).  
6
EC1  
1
R/W  
Master Enable C1  
0: FTIOC1 pin output is enabled according to the TPMR,  
TFCR, and TIORC_1 settings  
1: FTIOC1 pin output is disabled regardless of the TPMR,  
TFCR, and TIORC_1 settings (FTIOC1 pin is operated  
as an I/O port).  
Rev. 3.00 Sep. 10, 2007 Page 210 of 528  
REJ09B0216-0300  
 复制成功!