欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第306页浏览型号HD6417709SF133B的Datasheet PDF文件第307页浏览型号HD6417709SF133B的Datasheet PDF文件第308页浏览型号HD6417709SF133B的Datasheet PDF文件第309页浏览型号HD6417709SF133B的Datasheet PDF文件第311页浏览型号HD6417709SF133B的Datasheet PDF文件第312页浏览型号HD6417709SF133B的Datasheet PDF文件第313页浏览型号HD6417709SF133B的Datasheet PDF文件第314页  
Area 3: Area 3 physical address bits A28–A26 are 011. Address bits A31–A29 are ignored and  
the address range is H'0C000000 + H'20000000 × n – H'0FFFFFFF + H'20000000 × n (n = 0–6  
and n = 1–6 are the shadow spaces).  
Ordinary memories such as SRAM and ROM, as well as synchronous DRAM, can be connected  
to this space. Byte, word or longword can be selected as the bus width using bits A3SZ1 and  
A3SZ0 bits in BCR2 for ordinary memory.  
When area 3 space is accessed, CS3 is asserted.  
When ordinary memories are connected, the RD signal that can be used as OE and the WE0WE3  
signals for write control are asserted and the number of bus cycles is selected between 0 and 3 wait  
cycles using the A3W1 and A3W0 bits in WCR2.  
When synchronous DRAM is connected, the RAS3U and RAS3L signals, CASU and CASL  
signals, RD/WR signal, and byte control signals DQMHH, DQMHL, DQMLH, and DQMLL are  
all asserted and addresses multiplexed.  
Area 4: Area 4 physical address bits A28–A26 are 100. Address bits A31–A29 are ignored and  
the address range is H'10000000 + H'20000000 × n – H'13FFFFFF + H'20000000 × n (n = 0–6  
and n = 1–6 are the shadow spaces).  
Only ordinary memories such as SRAM and ROM can be connected to this space. Byte, word, or  
longword can be selected as the bus width using bits A4SZ1 and A4SZ0 in BCR2. When the area  
4 space is accessed, the CS4 signal is asserted. The RD signal that can be used as OE and the  
WE0WE3 signals for write control are also asserted. The number of bus cycles is selected  
between 0 and 10 wait cycles using the A4W2–A4W0 bits in WCR2. Any wait can be inserted in  
each bus cycle by means of the external wait pin (WAIT).  
Area 5: Area 5 physical address bits A28–A26 are 101. Address bits A31–A29 are ignored and  
the address range is the 64 Mbytes at H'14000000 + H'20000000 × n – H'17FFFFFF +  
H'20000000 × n (n = 0–6 and n = 1–6 are the shadow spaces).  
Ordinary memories such as SRAM and ROM as well as burst ROM and PCMCIA interfaces can  
be connected to this space. When the PCMCIA interface is used, the IC memory card interface  
address range comprises the 32 Mbytes at H'14000000 + H'20000000 × n to H'15FFFFFF +  
H'20000000 × n (n = 0–6 and n = 1–6 are the shadow spaces), and the I/O card interface address  
range comprises the 32 Mbytes at H'16000000 + H'20000000 × n to H'17FFFFFF + H'20000000 ×  
n (n = 0–6 and n = 1–6 are the shadow spaces).  
For ordinary memory and burst ROM, byte, word, or longword can be selected as the bus width  
using bits A5SZ1 and A5SZ0 in BCR2. For the PCMCIA interface, byte or word can be selected  
as the bus width using bits A5SZ1 and A5SZ0 bits in BCR2.  
Rev. 5.00, 09/03, page 266 of 760  
 复制成功!