欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第255页浏览型号HD6417709SF133B的Datasheet PDF文件第256页浏览型号HD6417709SF133B的Datasheet PDF文件第257页浏览型号HD6417709SF133B的Datasheet PDF文件第258页浏览型号HD6417709SF133B的Datasheet PDF文件第260页浏览型号HD6417709SF133B的Datasheet PDF文件第261页浏览型号HD6417709SF133B的Datasheet PDF文件第262页浏览型号HD6417709SF133B的Datasheet PDF文件第263页  
9.7  
WDT Registers  
9.7.1  
Watchdog Timer Counter (WTCNT)  
The watchdog timer counter (WTCNT) is an 8-bit readable/writable counter that increments on the  
selected clock. WTCNT differs from other registers in that it is more difficult to write to. See  
section 9.7.3, Notes on Register Access, for details. When an overflow occurs, it generates a reset  
in watchdog timer mode and an interrupt in interval time mode. Its address is H'FFFFFF84. The  
WTCNT counter is initialized to H'00 only by a power-on reset through the RESETP pin. Use  
word access to write to the WTCNT counter, with H'5A in the upper byte. Use byte access to read  
WTCNT.  
Bit:  
7
6
5
4
3
2
1
0
Initial value:  
R/W:  
0
0
0
0
0
0
0
0
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
9.7.2  
Watchdog Timer Control/Status Register (WTCSR)  
The watchdog timer control/status register (WTCSR) is an 8-bit readable/writable register  
composed of bits to select the clock used for the count, bits to select the timer mode, and overflow  
flags. WTCSR differs from other registers in that it is more difficult to write to. See section 9.7.3,  
Notes on Register Access, for details. Its address is H'FFFFFF86. The WTCSR register is  
initialized to H'00 only by a power-on reset through the RESETP pin. When a WDT overflow  
causes an internal reset, WTCSR retains its value. When used to count the clock settling time for  
canceling a standby, it retains its value after counter overflow. Use word access to write to the  
WTCSR counter, with H'A5 in the upper byte. Use byte access to read WTCSR.  
Bit:  
7
6
WT/IT  
0
5
RSTS  
0
4
WOVF  
0
3
IOVF  
0
2
CKS2  
0
1
CKS1  
0
0
CKS0  
0
TME  
0
Initial value:  
R/W:  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bit 7—Timer Enable (TME): Starts and stops timer operation. Clear this bit to 0 when using the  
WDT in standby mode or when changing the clock frequency.  
Bit 7: TME  
Description  
0
Timer disabled: Count-up stops and WTCNT value is retained  
(Initial value)  
1
Timer enabled  
Rev. 5.00, 09/03, page 215 of 760  
 复制成功!