欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第205页浏览型号HD6417709SF133B的Datasheet PDF文件第206页浏览型号HD6417709SF133B的Datasheet PDF文件第207页浏览型号HD6417709SF133B的Datasheet PDF文件第208页浏览型号HD6417709SF133B的Datasheet PDF文件第210页浏览型号HD6417709SF133B的Datasheet PDF文件第211页浏览型号HD6417709SF133B的Datasheet PDF文件第212页浏览型号HD6417709SF133B的Datasheet PDF文件第213页  
Bit 6—PC Break Select B (PCBB): Selects the break timing of the instruction fetch cycle for  
channel B as before or after instruction execution.  
Bit 6: PCBB  
Description  
0
1
PC break of channel B is set before instruction execution  
PC break of channel B is set after instruction execution  
(Initial value)  
Bits 5 and 4—Reserved: These bits are always read as 0. The write value should always be 0.  
Bit 3—Sequence Condition Select (SEQ): Selects two conditions of channels A and B as  
independent or sequential.  
Bit 3: SEQ  
Description  
0
1
Channels A and B are compared under the independent condition (Initial value)  
Channels A and B are compared under the sequential condition (channel A, then  
channel B)  
Bits 2 and 1—Reserved: These bits are always read as 0. The write value should always be 0.  
Bit 0—The Number of Execution Times Break Enable (ETBE): Enable the execution-times  
break condition only on channel B. If this bit is 1 (break enable), a user break is issued when the  
number of break conditions matches with the number of execution times that is specified by the  
BETR register.  
Bit 0: ETBE  
Description  
0
1
The execution-times break condition is masked on channel B  
The execution-times break condition is enabled on channel B  
(Initial value)  
Rev. 5.00, 09/03, page 165 of 760  
 复制成功!