欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第162页浏览型号HD6417709SF133B的Datasheet PDF文件第163页浏览型号HD6417709SF133B的Datasheet PDF文件第164页浏览型号HD6417709SF133B的Datasheet PDF文件第165页浏览型号HD6417709SF133B的Datasheet PDF文件第167页浏览型号HD6417709SF133B的Datasheet PDF文件第168页浏览型号HD6417709SF133B的Datasheet PDF文件第169页浏览型号HD6417709SF133B的Datasheet PDF文件第170页  
Interrupts IRQ4–IRQ0 can wake the chip up from the standby state when the relevant interrupt  
level is higher than the setting of I3–I0 in the SR register (but only when the RTC 32-kHz  
oscillator is used).  
If the IRQ edge is input immediately before the CPU enters the standby mode (during the period  
between when the CPU executes a SLEEP instruction and when STATUS0 becomes high level),  
the interrupt may not be detected. However, the interrupt will be accepted correctly if the IRQ  
edge is re-input after the CPU has entered the standby mode (when STATUS0 is high level). In  
addition, the interrupt may not be detected if the IRQ edge is input during frequency change  
processing (WDT count).  
6.2.3  
IRL Interrupts  
IRL interrupts are input by level at pins IRL3IRL0 and IRLS3IRLS0. IRLS3IRLS0 are  
enabled when the IRQLVL bit and IRLSEN bit in interrupt control register 1 (ICR1) are both 1.  
The priority level is the higher level indicated by pins IRL3IRL0 and IRLS3IRLS0. An IRL3–  
IRL0/IRLS3IRLS0 value of 0 (0000) indicates the highest-level interrupt request (interrupt  
priority level 15). A value of 15 (1111) indicates no interrupt request (interrupt priority level 0).  
Figure 6.2 shows an example of IRL interrupt connection. Table 6.3 shows IRL/IRLS pins and  
interrupt levels.  
SH7709S  
4
Priority  
encoder  
Interrupt  
request  
IRL3 to IRL0  
IRL3 to IRL0  
4
Priority  
encoder  
Interrupt  
request  
IRLS3 to IRLS0  
IRLS3 to IRLS0  
Figure 6.2 Example of IRL Interrupt Connection  
Rev. 5.00, 09/03, page 122 of 760  
 复制成功!