欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第859页浏览型号HD6417750SBP200的Datasheet PDF文件第860页浏览型号HD6417750SBP200的Datasheet PDF文件第861页浏览型号HD6417750SBP200的Datasheet PDF文件第862页浏览型号HD6417750SBP200的Datasheet PDF文件第864页浏览型号HD6417750SBP200的Datasheet PDF文件第865页浏览型号HD6417750SBP200的Datasheet PDF文件第866页浏览型号HD6417750SBP200的Datasheet PDF文件第867页  
21.3.2 H-UDI Reset  
A power-on reset is effected by an SDIR command. A reset is effected by sending an H-UDI reset  
assert command, and then sending an H-UDI reset negate command, from the H-UDI pin (see  
figure 21.3). The interval required between the H-UDI reset assert command and the H-UDI reset  
negate command is the same as the length of time the reset pin is held low in order to effect a  
power-on reset.  
H-UDI  
H-UDI  
H-UDI pin  
Chip internal reset  
CPU state  
reset negate  
reset assert  
Normal  
Reset  
Reset processing  
Figure 21.3 H-UDI Reset  
21.3.3 H-UDI Interrupt  
The H-UDI interrupt function generates an interrupt by setting a command value in SDIR from the  
H-UDI. The H-UDI interrupt is of general exception/interrupt operation type, with a branch to an  
address based on VBR and return effected by means of an RTE instruction. The exception code  
stored in control register INTEVT in this case is H'600. The priority of the H-UDI interrupt can be  
controlled with bits 3 to 0 of control register IPRC.  
In the SH7750 or SH7750S, the H-UDI interrupt request signal is asserted for about eight cycles  
of the LSI’s on-chip peripheral clock after the command is set. The number of cycles for assertion  
is determined by the ratio of TCK to the frequency of the on-chip peripheral clock. Since the  
period of assertion is limited, the CPU may miss a request.  
In the SH7750R, the H-UDI interrupt request signal is asserted when the INTREQ bit in the  
SDINT register is set to 1 after the command is set (Update-IR). The interrupt request signal will  
not be negated unless a 0 is written to the INTREQ bit by software; therefore, the CPU will not  
miss a request. As long as the H-UDI interrupt command is set in SDIR, the SDINT register is  
connected between the TDI and TDO pins.  
Note that, in the SH7750 or SH7750S, the H-UDI interrupt command automatically becomes a  
bypass command immediately after it has been set. In the SH7750R, the command is not changed  
except by the following operations: update in the Update-IR state, initialization in the Test-Logic-  
Reset state, and initialization by assertion of#7567.  
Rev. 6.0, 07/02, page 811 of 986  
 复制成功!