欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第719页浏览型号HD6417750SBP200的Datasheet PDF文件第720页浏览型号HD6417750SBP200的Datasheet PDF文件第721页浏览型号HD6417750SBP200的Datasheet PDF文件第722页浏览型号HD6417750SBP200的Datasheet PDF文件第724页浏览型号HD6417750SBP200的Datasheet PDF文件第725页浏览型号HD6417750SBP200的Datasheet PDF文件第726页浏览型号HD6417750SBP200的Datasheet PDF文件第727页  
Bit 5—Transmit FIFO Data Empty (TDFE): Indicates that data has been transferred from  
SCFTDR2 to SCTSR2, the number of data bytes in SCFTDR2 has fallen to or below the transmit  
trigger data number set by bits TTRG1 and TTRG0 in the FIFO control register (SCFCR2), and  
new transmit data can be written to SCFTDR2.  
Bit 5: TDFE  
Description  
0
A number of transmit data bytes exceeding the transmit trigger set number  
have been written to SCFTDR2  
[Clearing conditions]  
When transmit data exceeding the transmit trigger set number is written  
to SCFTDR2 after reading TDFE = 1, and 0 is written to TDFE  
When transmit data exceeding the transmit trigger set number is written  
to SCFTDR2 by the DMAC  
1
The number of transmit data bytes in SCFTDR2 does not exceed the  
transmit trigger set number  
(Initial value)  
[Setting conditions]  
Power-on reset or manual reset  
When the number of SCFTDR2 transmit data bytes falls to or below the  
transmit trigger set number as the result of a transmit operation*  
Note: * As SCFTDR2 is a 16-byte FIFO register, the maximum number of bytes that can be written  
when TDFE = 1 is 16 - (transmit trigger set number). Data written in excess of this will be  
ignored.  
The number of data bytes in SCFTDR2 is indicated by the upper bits of SCFDR2.  
Bit 4—Break Detect (BRK): Indicates that a receive data break signal has been detected.  
Bit 4: BRK  
Description  
0
A break signal has not been received  
[Clearing conditions]  
(Initial value)  
Power-on reset or manual reset  
When 0 is written to BRK after reading BRK = 1  
1
A break signal has been received*  
[Setting condition]  
When data with a framing error is received, followed by the space “0” level  
(low level ) for at least one frame length  
Note: * When a break is detected, the receive data (H'00) following detection is not transferred to  
SCFRDR2. When the break ends and the receive signal returns to mark “1”, receive data  
transfer is resumed.  
Rev. 6.0, 07/02, page 671 of 986  
 复制成功!