欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第722页浏览型号HD6417750SBP200的Datasheet PDF文件第723页浏览型号HD6417750SBP200的Datasheet PDF文件第724页浏览型号HD6417750SBP200的Datasheet PDF文件第725页浏览型号HD6417750SBP200的Datasheet PDF文件第727页浏览型号HD6417750SBP200的Datasheet PDF文件第728页浏览型号HD6417750SBP200的Datasheet PDF文件第729页浏览型号HD6417750SBP200的Datasheet PDF文件第730页  
Bit 0—Receive Data Ready (DR): Indicates that there are fewer than the receive trigger set  
number of data bytes in SCFRDR2, and no further data has arrived for at least 15 etu after the stop  
bit of the last data received.  
Bit 0: DR  
Description  
0
Reception is in progress or has ended normally and there is no receive data  
left in SCFRDR2  
(Initial value)  
[Clearing conditions]  
Power-on reset or manual reset  
When all the receive data in SCFRDR2 has been read after reading DR  
= 1, and 0 is written to DR  
When all the receive data in SCFRDR2 has been read by the DMAC  
1
No further receive data has arrived  
[Setting condition]  
When SCFRDR2 contains fewer than the receive trigger set number of  
receive data bytes, and no further data has arrived for at least 15 etu after  
the stop bit of the last data received*  
Note: * Equivalent to 1.5 frames with an 8-bit, 1-stop-bit format.  
etu: Elementary time unit (time for transfer of 1 bit)  
16.2.8  
Bit Rate Register (SCBRR2)  
Bit:  
7
6
5
4
3
2
1
0
Initial value:  
R/W:  
1
1
1
1
1
1
1
1
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
SCBRR2 is an 8-bit register that sets the serial transfer bit rate in accordance with the baud rate  
generator operating clock selected by bits CKS1 and CKS0 in SCSMR2.  
SCBRR2 can be read or written to by the CPU at all times.  
SCBRR2 is initialized to H'FF by a power-on reset or manual reset. It is not initialized in standby  
mode or in the module standby state.  
Rev. 6.0, 07/02, page 674 of 986  
 复制成功!