欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第651页浏览型号HD6417750SBP200的Datasheet PDF文件第652页浏览型号HD6417750SBP200的Datasheet PDF文件第653页浏览型号HD6417750SBP200的Datasheet PDF文件第654页浏览型号HD6417750SBP200的Datasheet PDF文件第656页浏览型号HD6417750SBP200的Datasheet PDF文件第657页浏览型号HD6417750SBP200的Datasheet PDF文件第658页浏览型号HD6417750SBP200的Datasheet PDF文件第659页  
Bit 4—Receive Enable (RE): Enables or disables the start of serial reception by the SCI.  
Bit 4: RE  
Description  
1
*
0
1
Reception disabled  
(Initial value)  
2
*
Reception enabled  
Notes: *1 Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which  
retain their states.  
*2 Serial reception is started in this state when a start bit is detected in asynchronous  
mode or serial clock input is detected in synchronous mode.  
SCSMR1 setting must be performed to decide the receive format before setting the RE  
bit to 1.  
Bit 3—Multiprocessor Interrupt Enable (MPIE): Enables or disables multiprocessor interrupts.  
The MPIE bit setting is only valid in asynchronous mode when the MP bit in SCSMR1 is set to 1.  
The MPIE bit setting is invalid in synchronous mode or when the MP bit is cleared to 0.  
Bit 3: MPIE  
Description  
0
Multiprocessor interrupts disabled (normal reception performed) (Initial value)  
[Clearing conditions]  
When the MPIE bit is cleared to 0  
When data with MPB = 1 is received  
1
Multiprocessor interrupts enabled*  
Note: * When receive data including MPB = 1 is received, the MPIE bit is cleared to 0 automatically,  
and generation of RXI and ERI interrupts (when the TIE and RIE bits in SCSCR1 are set to  
1) and FER and ORER flag setting is enabled.  
Bit 2—Transmit-End interrupt Enable (TEIE): Enables or disables transmit-end interrupt  
(TEI) request generation when there is no valid transmit data in SCTDR1 at the time for MSB data  
transmission.  
Bit 2: TEIE  
Description  
0
1
Transmit-end interrupt (TEI) request disabled*  
Transmit-end interrupt (TEI) request enabled*  
(Initial value)  
Note: * TEI interrupt requests can be cleared by reading 1 from the TDRE flag in SCSSR1, then  
clearing it to 0 and clearing the TEND flag to 0, or by clearing the TEIE bit to 0.  
Rev. 6.0, 07/02, page 603 of 986  
 复制成功!