欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第275页浏览型号HD6417750SBP200的Datasheet PDF文件第276页浏览型号HD6417750SBP200的Datasheet PDF文件第277页浏览型号HD6417750SBP200的Datasheet PDF文件第278页浏览型号HD6417750SBP200的Datasheet PDF文件第280页浏览型号HD6417750SBP200的Datasheet PDF文件第281页浏览型号HD6417750SBP200的Datasheet PDF文件第282页浏览型号HD6417750SBP200的Datasheet PDF文件第283页  
9.2.4  
Standby Control Register 2 (STBCR2)  
Standby control register 2 (STBCR2) is an 8-bit readable/writable register that specifies the sleep  
mode and deep sleep mode transition conditions. It is initialized to H'00 by a power-on reset via  
the 5(6(7 pin or due to watchdog timer overflow.  
Bit:  
7
6
5
0
4
0
3
0
2
0
1
0
2
1
1
*
*
*
DSLP STHZ  
MSTP6 MSTP5  
Initial value:  
R/W:  
0
0
0
0
R/W  
R/W  
R
R
R
R
R/W  
R/W  
Notes: *1 Reserved bit in the SH7750.  
*2 Reserved bit in the SH7750 and SH7750S.  
Bit 7—Deep Sleep (DSLP): Specifies a transition to deep sleep mode  
Bit 7: DSLP  
Description  
Transition to sleep mode or standby mode on execution of SLEEP  
0
instruction, according to setting of STBY bit in STBCR register (Initial value)  
1
Transition to deep sleep mode on execution of SLEEP instruction*  
Note: * When the STBY bit in the STBCR register is 0  
Bit 6 (SH7750R Only)—STATUS Pin High-Impedance Control (STHZ): This bit selects  
whether the STATUS0 and 1 pins are set to high-impedance when in hardware standby mode.  
Bit 6: STHZ  
Description  
0
Sets STATUS0, 1 pins to high-impedance when in hardware standby mode  
(Initial value)  
1
Drives STATUS0, 1 pins to LH when in hardware standby mode  
Bit 6 (SH7750 and SH7750S)—Reserved: Only 0 should only be written to these bits; operation  
cannot be guaranteed if 1 is written. These bits are always read as 0.  
Bits 5 to 2—Reserved: Only 0 should only be written to these bits; operation cannot be  
guaranteed if 1 is written. These bits are always read as 0.  
Bits 1 and 0 (SH7750)—Reserved: Only 0 should only be written to these bits; operation cannot  
be guaranteed if 1 is written. These bits are always read as 0.  
Rev. 6.0, 07/02, page 227 of 986  
 复制成功!