欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第111页浏览型号HD6417750SBP200的Datasheet PDF文件第112页浏览型号HD6417750SBP200的Datasheet PDF文件第113页浏览型号HD6417750SBP200的Datasheet PDF文件第114页浏览型号HD6417750SBP200的Datasheet PDF文件第116页浏览型号HD6417750SBP200的Datasheet PDF文件第117页浏览型号HD6417750SBP200的Datasheet PDF文件第118页浏览型号HD6417750SBP200的Datasheet PDF文件第119页  
TI:  
TLB invalidate  
AT:  
Address translation bit  
Longword access to MMUCR can be performed from H'FF00 0010 in the P4 area and H'1F00  
0010 in area 7. The individual bits perform MMU settings as shown below. Therefore, MMUCR  
rewriting should be performed by a program in the P1 or P2 area. After MMUCR is updated, an  
instruction that performs data access to the P0, P3, U0, or store queue area should be located at  
least four instructions after the MMUCR update instruction. Also, a branch instruction to the P0,  
P3, or U0 area should be located at least eight instructions after the MMUCR update instruction.  
MMUCR contents can be changed by software. The LRUI bits and URC bits may also be updated  
by hardware.  
LRUI: Least recently used ITLB. The LRU (least recently used) method is used to decide the  
ITLB entry to be replaced in the event of an ITLB miss. The entry to be purged from the ITLB  
can be confirmed using the LRUI bits. LRUI is updated by means of the algorithm shown  
below. A dash in this table means that updating is not performed.  
LRUI  
[5]  
0
[4]  
0
[3]  
0
[2]  
0
[1]  
0
[0]  
0
When ITLB entry 0 is used  
When ITLB entry 1 is used  
When ITLB entry 2 is used  
When ITLB entry 3 is used  
Other than the above  
1
1
1
1
1
1
When the LRUI bit settings are as shown below, the corresponding ITLB entry is updated by  
an ITLB miss. An asterisk in this table means “don’t care”.  
LRUI  
[5]  
1
[4]  
1
[3]  
1
[2]  
*
[1]  
*
[0]  
*
ITLB entry 0 is updated  
ITLB entry 1 is updated  
ITLB entry 2 is updated  
ITLB entry 3 is updated  
Other than the above  
0
*
*
1
1
*
*
0
*
0
*
1
*
*
0
*
0
0
Setting prohibited  
Ensure that values for which “Setting prohibited” is indicated in the above table are not set at  
the discretion of software. After a power-on or manual reset the LRUI bits are initialized to 0,  
and therefore a prohibited setting is never made by a hardware update.  
Rev. 6.0, 07/02, page 63 of 986  
 复制成功!