欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第110页浏览型号HD6417750SBP200的Datasheet PDF文件第111页浏览型号HD6417750SBP200的Datasheet PDF文件第112页浏览型号HD6417750SBP200的Datasheet PDF文件第113页浏览型号HD6417750SBP200的Datasheet PDF文件第115页浏览型号HD6417750SBP200的Datasheet PDF文件第116页浏览型号HD6417750SBP200的Datasheet PDF文件第117页浏览型号HD6417750SBP200的Datasheet PDF文件第118页  
1. Page table entry high register (PTEH): Longword access to PTEH can be performed from  
H'FF00 0000 in the P4 area and H'1F00 0000 in area 7. PTEH consists of the virtual page number  
(VPN) and address space identifier (ASID). When an MMU exception or address error exception  
occurs, the VPN of the virtual address at which the exception occurred is set in the VPN field by  
hardware. VPN varies according to the page size, but the VPN set by hardware when an exception  
occurs consists of the upper 22 bits of the virtual address which caused the exception. VPN setting  
can also be carried out by software. The number of the currently executing process is set in the  
ASID field by software. ASID is not updated by hardware. VPN and ASID are recorded in the  
UTLB by means of the LDLTB instruction.  
A branch to the P0, P3, or U0 area which uses the updated ASID after the ASID field in PTEH is  
rewritten should be made at least 6 instructions after the PTEH update instruction.  
2. Page table entry low register (PTEL): Longword access to PTEL can be performed from  
H'FF00 0004 in the P4 area and H'1F00 0004 in area 7. PTEL is used to hold the physical page  
number and page management information to be recorded in the UTLB by means of the LDTLB  
instruction. The contents of this register are not changed unless a software directive is issued.  
3. Page table entry assistance register (PTEA): Longword access to PTEA can be performed  
from H'FF00 0034 in the P4 area and H'1F00 0034 in area 7. PTEL is used to store assistance bits  
for PCMCIA access to the UTLB by means of the LDTLB instruction. When performing access  
from the CPU in the SH7750S and SH7750R with MMUCR.AT = 0, access is always performed  
using the values of the SA and TC bits in this register. In the SH7750, it is not possible to access a  
PCMCIA interface area with MMUCR.AT = 0. In the SH7750 Series, access to a PCMCIA  
interface area by the DMAC is always performed using the DMAC’s CHCRn.SSAn,  
CHCRn.DSAn, CHCRn.STC, and CHCRn.DTC values. The contents of this register are not  
changed unless a software directive is issued.  
4. Translation table base register (TTB): Longword access to TTB can be performed from  
H'FF00 0008 in the P4 area and H'1F00 0008 in area 7. TTB is used, for example, to hold the base  
address of the currently used page table. The contents of TTB are not changed unless a software  
directive is issued. This register can be freely used by software.  
5. TLB exception address register (TEA): Longword access to TEA can be performed from  
H'FF00 000C in the P4 area and H'1F00 000C in area 7. After an MMU exception or address error  
exception occurs, the virtual address at which the exception occurred is set in TEA by hardware.  
The contents of this register can be changed by software.  
6. MMU control register (MMUCR): MMUCR contains the following bits:  
LRUI: Least recently used ITLB  
URB: UTLB replace boundary  
URC: UTLB replace counter  
SQMD: Store queue mode bit  
SV:  
Single virtual mode bit  
Rev. 6.0, 07/02, page 62 of 986  
 复制成功!