RESET
3.3 State of internal area
Register name
A-D register 0
Address
Access characteristics
State immediately after reset
b7
b0
b7
b0
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 3)
(Note 4)
?
?
?
?
?
2016
2116
2216
2316
2416
2516
2616
2716
2816
2916
2A16
2B16
2C16
2D16
2E16
2F16
3016
3116
3216
3316
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
A-D register 1
A-D register 2
?
?
?
?
A-D register 3
A-D register 4
?
?
?
?
?
?
(Note 4)
(Note 4)
(Note 4)
(Note 4)
(Note 4)
RW
UART0 transmit/receive mode register
UART0 baud rate register (BRG0)
0016
?
WO
WO
?
?
UART0 transmit buffer register
WO
0
0
0
0
0
0
0
0
3416 UART0 transmit/receive control register 0
RO
RW
1
0
0
0
0
1
0
0
RW
RO
RW RO RW
RO
UART0 transmit/receive control register 1
3516
3616
3716
3816
3916
3A16
3B16
3C16
3D16
3E16
3F16
RO
?
UART0 receive buffer register
0
0
?
0
0
0
0
0016
?
0
RW
WO
WO
UART1 transmit/receive mode register
UART1 baud rate register (BARG1)
?
UART1 transmit buffer register
WO
RW
?
RW
RO
RO
0
0
0
0
0
0
0
0
1
0
0
0
0
1
0
0
UART1 transmit/receive control register 0
UART1 transmit/receive control register 1
RW RO RW
RO
?
UART1 receive buffer register
RO
0
0
0
0
0
0
0
?
Notes 3: The access characteristics at addresses 2016 to 2916 vary according to the contents of the comparator
function select register 0 (address DC16). (Refer to “CHAPTER 12. A-D CONVERTER.”)
4: Do not write.
Fig. 3.3.3 State of SFR and internal RAM areas immediately after reset (2)
7906 Group User’s Manual Rev.2.0
3-8