欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB25DC512800CE-6 参数 Datasheet PDF下载

HYB25DC512800CE-6图片预览
型号: HYB25DC512800CE-6
PDF下载: 下载PDF文件 查看货源
内容描述: 512 - Mbit的双数据速率SDRAM [512-Mbit Double-Data-Rate SDRAM]
分类和应用: 存储内存集成电路光电二极管动态存储器双倍数据速率
文件页数/大小: 35 页 / 1891 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB25DC512800CE-6的Datasheet PDF文件第19页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第20页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第21页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第22页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第24页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第25页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第26页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第27页  
Internet Data Sheet  
HYB25DC512[800/160]C[E/F]  
512-Mbit Double-Data-Rate SDRAM  
4.2  
AC Characteristics  
Notes 1-5 apply to the following Tables; Electrical Characteristics and DC Operating Conditions, AC Operating Conditions, IDD  
Specifications and Conditions, and Electrical Characteristics and AC Timing.  
Notes  
1. All voltages referenced to VSS  
.
2. Tests for AC timing, IDD, and electrical, AC and DC characteristics, may be conducted at nominal reference/supply voltage  
levels, but the related specifications and device operation are guaranteed for the full voltage range specified.  
3. Figure 3 represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended  
to be either a precise representation of the typical system environment nor a depiction of the actual load presented by a  
production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to a system  
environment. Manufacturers will correlate to their production test conditions (generally a coaxial transmission line  
terminated at the tester electronics).  
4. AC timing and IDD tests may use a VIL to VIH swing of up to 1.5 V in the test environment, but input timing is still referenced  
to VREF (or to the crossing point for CK, CK), and parameter specifications are guaranteed for the specified AC input levels  
under normal use conditions. The minimum slew rate for the input signals is 1 V/ns in the range between VIL(AC) and VIH(AC)  
5. The AC and DC input level specifications are as defined in the SSTL_2 Standard (i.e. the receiver effectively switches as  
a result of the signal crossing the AC input level, and remains in that state as long as the signal does not ring back above  
(below) the DC input LOW (HIGH) level).  
.
6. For System Characteristics like Setup & Holdtime Derating for Slew Rate, I/O Delta Rise/Fall Derating, DDR SDRAM Slew  
Rate Standards, Overshoot & Undershoot specification and Clamp V-I characteristics see the latest Industry specification  
for DDR components.  
FIGURE 3  
AC Output Load Circuit Diagram / Timing Reference Load  
VTT  
50 :  
Output  
Timing Reference Point  
(
VOUT)  
30 pF  
Rev. 1.3, 2006-12  
23  
03292006-W2FE-ELDX  
 复制成功!