欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB25DC512800CE-6 参数 Datasheet PDF下载

HYB25DC512800CE-6图片预览
型号: HYB25DC512800CE-6
PDF下载: 下载PDF文件 查看货源
内容描述: 512 - Mbit的双数据速率SDRAM [512-Mbit Double-Data-Rate SDRAM]
分类和应用: 存储内存集成电路光电二极管动态存储器双倍数据速率
文件页数/大小: 35 页 / 1891 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB25DC512800CE-6的Datasheet PDF文件第23页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第24页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第25页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第26页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第28页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第29页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第30页浏览型号HYB25DC512800CE-6的Datasheet PDF文件第31页  
Internet Data Sheet  
HYB25DC512[800/160]C[E/F]  
512-Mbit Double-Data-Rate SDRAM  
Parameter  
Symbol  
Active Standby Current: one bank active; CS VIHMIN; CKE VIHMIN; tRC = tRASMAX; tCK = tCKMIN; DQ, DM and DQS IDD3N  
inputs changing twice per clock cycle; address and control inputs changing once per clock cycle  
Operating Current: one bank active; Burst = 2; reads; continuous burst; address and control inputs changing  
once per clock cycle; 50% of data outputs changing on every clock edge; CL = 2 for DDR200 and DDR266A,  
CL = 3 for DDR333; tCK = tCKMIN; IOUT = 0 mA  
IDD4R  
Operating Current: one bank active; Burst = 2; writes; continuous burst; address and control inputs changing  
once per clock cycle; 50% of data outputs changing on every clock edge; CL = 2 for DDR200 and DDR266A,  
CL = 3 for DDR333; tCK = tCKMIN  
IDD4W  
Auto-Refresh Current: tRC = tRFCMIN, burst refresh  
IDD5  
IDD6  
IDD7  
Self-Refresh Current: CKE 0.2 V; external clock on; tCK = tCKMIN  
Operating Current: four bank; four bank interleaving with BL = 4; Refer to the following page for detailed test  
conditions.  
Rev. 1.3, 2006-12  
27  
03292006-W2FE-ELDX  
 复制成功!