欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18TC1G800BF 参数 Datasheet PDF下载

HYB18TC1G800BF图片预览
型号: HYB18TC1G800BF
PDF下载: 下载PDF文件 查看货源
内容描述: 1千兆位双数据速率- SDRAM双 [1-Gbit Double-Data-Rate-Two SDRAM]
分类和应用: 动态存储器
文件页数/大小: 65 页 / 3555 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18TC1G800BF的Datasheet PDF文件第45页浏览型号HYB18TC1G800BF的Datasheet PDF文件第46页浏览型号HYB18TC1G800BF的Datasheet PDF文件第47页浏览型号HYB18TC1G800BF的Datasheet PDF文件第48页浏览型号HYB18TC1G800BF的Datasheet PDF文件第50页浏览型号HYB18TC1G800BF的Datasheet PDF文件第51页浏览型号HYB18TC1G800BF的Datasheet PDF文件第52页浏览型号HYB18TC1G800BF的Datasheet PDF文件第53页  
Internet Data Sheet  
HYB18TC1G[80/16]0BF  
1-Gbit Double-Data-Rate-Two SDRAM  
Parameter  
Symbol  
DDR2–533  
Min.  
Unit  
Note1)2)3)4)5)  
6)  
Max.  
Exit Self-Refresh to non-Read command  
Exit Self-Refresh to Read command  
tXSNR  
tXSRD  
WR  
t
RFC +10  
200  
WR/tCK  
ns  
tCK  
tCK  
21)  
Write recovery time for write with Auto-  
Precharge  
t
1)  
VDDQ = 1.8 V ± 0.1 V; VDD = 1.8 V ±0.1 V.  
2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down  
and then restarted through the specified initialization sequence before normal operation can continue.  
3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew  
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.  
4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,  
input reference level is the crosspoint when in differential strobe mode. The input reference level for signals other than CK/CK, DQS/DQS,  
RDQS / RDQS is defined.  
5) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.  
6) The output timing reference voltage level is VTT  
.
7) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to  
the WR parameter stored in the MR.  
8) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode.  
9) For timing definition, refer to the Component data sheet.  
10) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate  
mis-match between DQS / DQS and associated DQ in any given cycle.  
11) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can  
be greater than the minimum specification limits for tCL and tCH).  
12) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving  
(tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These  
parameters are verified by design and characterization, but not subject to production test.  
13) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C  
and 95 °C.  
14) 0 °CTCASE 85 °C  
15) 85 °C < TCASE 95 °C  
16) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device.  
17) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 5 “Ordering Information for RoHS compliant  
products” on Page 6.  
18) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system  
performance (bus turnaround) degrades accordingly.  
19) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.  
20) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard active power-  
down mode” (MR, A12 = “0”) a fast power-down exit timing tXARD can be used. In “low active power-down mode” (MR, A12 =”1”) a slow  
power-down exit timing tXARDS has to be satisfied.  
21) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded  
up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK  
refers to the application clock period. WR refers to the WR parameter stored in the MRS.  
Rev. 1.21, 2007-07  
49  
02282007-F8UP-4HSU  
 复制成功!