欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T512161BF-20 参数 Datasheet PDF下载

HYB18T512161BF-20图片预览
型号: HYB18T512161BF-20
PDF下载: 下载PDF文件 查看货源
内容描述: 512 - Mbit的X16 DDR2 SDRAM [512-Mbit x16 DDR2 SDRAM]
分类和应用: 内存集成电路动态存储器双倍数据速率
文件页数/大小: 41 页 / 2261 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T512161BF-20的Datasheet PDF文件第1页浏览型号HYB18T512161BF-20的Datasheet PDF文件第2页浏览型号HYB18T512161BF-20的Datasheet PDF文件第3页浏览型号HYB18T512161BF-20的Datasheet PDF文件第5页浏览型号HYB18T512161BF-20的Datasheet PDF文件第6页浏览型号HYB18T512161BF-20的Datasheet PDF文件第7页浏览型号HYB18T512161BF-20的Datasheet PDF文件第8页浏览型号HYB18T512161BF-20的Datasheet PDF文件第9页  
Internet Data Sheet  
HYB18T512161BF–20/22/25/28/33  
512-Mbit Double-Data-Rate-Two SDRAM  
1.2  
Description  
The 512-Mb DDR2 DRAM is a high-speed Double-Data-  
Rate-Two CMOS DRAM device containing 536,870,912 bits  
and internally configured as a quad-bank DRAM. The 512-Mb  
device is organized as 8 Mbit × 16 I/O × 4 banks chip. These  
devices achieve high speed transfer rates starting at  
400 Mb/sec/pin for general applications.  
latched at the cross point of differential clocks (CK rising and  
CK falling). All I/Os are synchronized with a single ended  
DQS or differential DQS-DQS pair in a source synchronous  
fashion.  
A 15-bit address bus for ×16 components is used to convey  
row, column and bank address information in a RAS-CAS  
multiplexing style.  
The device is designed to comply with all DDR2 DRAM key  
features:  
An Auto-Refresh and Self-Refresh mode is provided along  
with various power-saving power-down modes.  
1. posted CAS with additive latency,  
2. write latency = read latency - 1,  
The functionality described and the timing specifications  
included in this data sheet are for the DLL Enabled mode of  
operation.  
3. normal and weak strength data-output driver,  
4. Off-Chip Driver (OCD) impedance adjustment  
5. On-Die Termination (ODT) function.  
The DDR2 SDRAM is available in P-TFBGA package.  
All of the control and address inputs are synchronized with a  
pair of externally supplied differential clocks. Inputs are  
Rev. 1.43, 2006-11  
4
03292006-L40N-L04G