欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7383 参数 Datasheet PDF下载

PM7383图片预览
型号: PM7383
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32A256 [FRAME ENGINE AND DATA LINK MANAGER 32A256]
分类和应用:
文件页数/大小: 231 页 / 1917 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7383的Datasheet PDF文件第88页浏览型号PM7383的Datasheet PDF文件第89页浏览型号PM7383的Datasheet PDF文件第90页浏览型号PM7383的Datasheet PDF文件第91页浏览型号PM7383的Datasheet PDF文件第93页浏览型号PM7383的Datasheet PDF文件第94页浏览型号PM7383的Datasheet PDF文件第95页浏览型号PM7383的Datasheet PDF文件第96页  
RELEASED  
PM7383 FREEDM-32A256  
DATASHEET  
PMC-2010336  
ISSUE 1  
FRAME ENGINE AND DATA LINK MANAGER 32A256  
TLGA[4]:  
The transmit link group #4 active bit (TLGA[4]) monitors for low to high  
transitions on the TCLK[19:16] inputs. TLGA[4] is set high when rising edges  
have been observed on all four TCLK[19:16] inputs, and is set low when this  
register is read.  
TLGA[5]:  
The transmit link group #5 active bit (TLGA[5]) monitors for low to high  
transitions on the TCLK[23:20] inputs. TLGA[5] is set high when rising edges  
have been observed on all four TCLK[23:20] inputs, and is set low when this  
register is read.  
TLGA[6]:  
The transmit link group #6 active bit (TLGA[6]) monitors for low to high  
transitions on the TCLK[27:24] inputs. TLGA[6] is set high when rising edges  
have been observed on all four TCLK[27:24] inputs, and is set low when this  
register is read.  
TLGA[7]:  
The transmit link group #7 active bit (TLGA[7]) monitors for low to high  
transitions on the TCLK[31:28] & TMV8DC inputs. TLGA[7] is set high when  
either:  
1. Rising edges have been observed on all four TCLK[31:28] inputs, or  
2. A rising edge has been observed on the TMV8DC input.  
TLGA[7] is set low when this register is read.  
PROPRIETARY AND CONFIDENTIAL  
84  
 复制成功!