欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7383 参数 Datasheet PDF下载

PM7383图片预览
型号: PM7383
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32A256 [FRAME ENGINE AND DATA LINK MANAGER 32A256]
分类和应用:
文件页数/大小: 231 页 / 1917 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7383的Datasheet PDF文件第85页浏览型号PM7383的Datasheet PDF文件第86页浏览型号PM7383的Datasheet PDF文件第87页浏览型号PM7383的Datasheet PDF文件第88页浏览型号PM7383的Datasheet PDF文件第90页浏览型号PM7383的Datasheet PDF文件第91页浏览型号PM7383的Datasheet PDF文件第92页浏览型号PM7383的Datasheet PDF文件第93页  
RELEASED  
PM7383 FREEDM-32A256  
DATASHEET  
PMC-2010336  
ISSUE 1  
FRAME ENGINE AND DATA LINK MANAGER 32A256  
2. Each of RD[3:0] has been sampled low and sampled high by rising  
edges of the RMVCK[0] input, or  
3. RD[0] has been sampled low and sampled high by rising edges of the  
RMV8DC input.  
RLGA[0] is set low when this register is read.  
RLGA[1]:  
The receive link group #1 active bit (RLGA[1]) monitors for transitions on the  
RD[7:4] and RCLK[7:4]/RMVCK[0]/RMV8DC inputs. RLGA[1] is set high  
when either:  
1. Each of RD[7:4] has been sampled low and sampled high by rising  
edges of the corresponding RCLK[7:4] inputs, or  
2. Each of RD[7:4] has been sampled low and sampled high by rising  
edges of the RMVCK[0] input, or  
3. RD[4] has been sampled low and sampled high by rising edges of the  
RMV8DC input.  
RLGA[1] is set low when this register is read.  
RLGA[2]:  
The receive link group #2 active bit (RLGA[2]) monitors for transitions on the  
RD[11:8] and RCLK[11:8]/RMVCK[1]/RMV8DC inputs. RLGA[2] is set high  
when either:  
1. Each of RD[11:8] has been sampled low and sampled high by rising  
edges of the corresponding RCLK[11:8] inputs, or  
2. Each of RD[11:8] has been sampled low and sampled high by rising  
edges of the RMVCK[1] input, or  
3. RD[8] has been sampled low and sampled high by rising edges of the  
RMV8DC input.  
RLGA[2] is set low when this register is read.  
RLGA[3]:  
The receive link group #3 active bit (RLGA[3]) monitors for transitions on the  
RD[15:12] and RCLK[15:12]/RMVCK[1]/RMV8DC inputs. RLGA[3] is set high  
when either:  
1. Each of RD[15:12] has been sampled low and sampled high by rising  
edges of the corresponding RCLK[15:12] inputs, or  
2. Each of RD[15:12] has been sampled low and sampled high by rising  
edges of the RMVCK[1] input, or  
3. RD[12] has been sampled low and sampled high by rising edges of the  
RMV8DC input.  
RLGA[3] is set low when this register is read.  
PROPRIETARY AND CONFIDENTIAL  
81  
 复制成功!