欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7383 参数 Datasheet PDF下载

PM7383图片预览
型号: PM7383
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32A256 [FRAME ENGINE AND DATA LINK MANAGER 32A256]
分类和应用:
文件页数/大小: 231 页 / 1917 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7383的Datasheet PDF文件第82页浏览型号PM7383的Datasheet PDF文件第83页浏览型号PM7383的Datasheet PDF文件第84页浏览型号PM7383的Datasheet PDF文件第85页浏览型号PM7383的Datasheet PDF文件第87页浏览型号PM7383的Datasheet PDF文件第88页浏览型号PM7383的Datasheet PDF文件第89页浏览型号PM7383的Datasheet PDF文件第90页  
RELEASED  
PM7383 FREEDM-32A256  
DATASHEET  
PMC-2010336  
ISSUE 1  
FRAME ENGINE AND DATA LINK MANAGER 32A256  
cleared to begin accumulating events for a new accumulation interval. The bits in  
this register are not affected by write accesses.  
SYSCLKA:  
The system clock active bit (SYSCLKA) monitors for low to high transitions on  
the SYSCLK input. SYSCLKA is set high on a rising edge of SYSCLK, and is  
set low when this register is read.  
TBDA:  
The transmit BERT data active bit (TBDA) monitors for low to high transitions  
on the TBD input. TBDA is set high on a rising edge of TDB, and is set low  
when this register is read.  
RFP8A:  
The receive 8.192 Mbps H-MVIP frame pulse activity bit (RFP8A) monitors for  
low to high transitions on the RFP8B input. RFP8A is set high when RFP8B  
has been sampled low and sampled high by falling edges of the RMV8FPC,  
and is set low when this register is read.  
TFP8A:  
The transmit 8.192 Mbps H-MVIP frame pulse activity bit (TFP8A) monitors  
for low to high transitions on the TFP8B input. TFP8A is set high when  
TFP8B has been sampled low and sampled high by falling edges of the  
TMV8FPC, and is set low when this register is read.  
RFPA[3:0]:  
The receive frame pulse activity bits (RFPA[3:0]) monitor for low to high  
transitions on the RFPB[3:0] inputs. RFPA[n] is set high when RFPB[n] has  
been sampled low and sampled high by falling edges of the corresponding  
RMVCK[n], and is set low when this register is read.  
TFPA[3:0]:  
The transmit frame pulse activity bits (TFPA[3:0]) monitor for low to high  
transitions on the TFPB[3:0] inputs. TFPA[n] is set high when TFPB[n] has  
been sampled low and sampled high by falling edges of the corresponding  
TMVCK[n], and is set low when this register is read.  
RXCLKA / TXCLKA:  
The Any-PHY clock active bits (RXCLKA, TXCLKA) monitor for low to high  
transitions on the RXCLK and TXCLK inputs respectively. RXCLKA and  
PROPRIETARY AND CONFIDENTIAL  
78  
 复制成功!