欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM6341-QI 参数 Datasheet PDF下载

PM6341-QI图片预览
型号: PM6341-QI
PDF下载: 下载PDF文件 查看货源
内容描述: E1成帧器/收发器 [E1 FRAMER/TRANSCEIVER]
分类和应用: PC
文件页数/大小: 272 页 / 902 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM6341-QI的Datasheet PDF文件第129页浏览型号PM6341-QI的Datasheet PDF文件第130页浏览型号PM6341-QI的Datasheet PDF文件第131页浏览型号PM6341-QI的Datasheet PDF文件第132页浏览型号PM6341-QI的Datasheet PDF文件第134页浏览型号PM6341-QI的Datasheet PDF文件第135页浏览型号PM6341-QI的Datasheet PDF文件第136页浏览型号PM6341-QI的Datasheet PDF文件第137页  
PM6341 E1XC  
DATA SHEET  
PMC-910419  
ISSUE 8  
E1 FRAMER/TRANSCEIVER  
Register 1BH: DJAT Block Configuration  
Bit  
Type  
Function  
Default  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Unused  
Unused  
WIDEN  
CENT  
UNDE  
OVRE  
SYNC  
LIMIT  
X
X
1
0
0
0
1
1
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
This register controls the operation of the DJAT FIFO read and write pointers and  
controls the generation of interrupt by the FIFO status.  
WIDEN:  
The WIDEN bit controls the width of the generated pulse from the XPLS  
block. When WIDEN is set to logic 1, the high phase of one cycle of the  
16.384 MHz clock generated by the DJAT PLL is modified to be nominally  
20ns wider. This results in the XPLS producing a greater pulse width. When  
WIDEN is set to logic 0, the 16.384MHz clock from DJAT is not modified,  
resulting in pulses of approximately 50% duty cycle. These narrow pulses  
reduce the amount of energy sourced by E1XC into the line. The WIDEN bit  
has no effect when the DJAT PLL is not used (i.e. the SMCLKO bit in register  
7 is set to logic 1).  
CENT:  
The CENT bit allows the FIFO to self-center its read pointer, maintaining the  
pointer at least 4 UI away from the FIFO being empty or full. When CENT is  
set to logic 1, the FIFO is enabled to self-center for the next 384 transmit data  
bit period, and for the first 384 bit periods following an overrun or underrun  
event. If an EMPTY or FULL alarm occurs during this 384 UI period, then the  
period will be extended by the number of UI that the EMPTY or FULL alarm  
persists. During the EMPTY or FULL alarm conditions, data is lost. When  
CENT is set to logic 0, the self-centering function is disabled, allowing the  
data to pass through uncorrupted during EMPTY or FULL alarm conditions.  
CENT can only be set to logic 1 if SYNC is logic 0.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
117  
 复制成功!