欢迎访问ic37.com |
会员登录 免费注册
发布采购

MUAA2K80-20QGC 参数 Datasheet PDF下载

MUAA2K80-20QGC图片预览
型号: MUAA2K80-20QGC
PDF下载: 下载PDF文件 查看货源
内容描述: MUAA路由协处理器( RCP )家庭 [MUAA Routing Co-Processor (RCP) Family]
分类和应用: 微控制器和处理器外围集成电路uCs集成电路uPs集成电路
文件页数/大小: 18 页 / 320 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MUAA2K80-20QGC的Datasheet PDF文件第1页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第2页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第3页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第5页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第6页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第7页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第8页浏览型号MUAA2K80-20QGC的Datasheet PDF文件第9页  
08$$ꢁ5RXWLQJꢁ&Rꢉ3URꢀHVVRUꢁꢂ5&3ꢇꢁ)DPLO\  
3LQꢁ'HVꢀULSWLRQV  
',15($'<ꢀꢌ2XWSXWꢍꢀ  
cycles /PCS controls the output enable of the PROCD bus.  
Note that /PCS may be asynchronous to CLK.  
When DINREADY is HIGH, the synchronous port  
accepted the current operation. This is affected by the  
priority set for the DIN port and the processor port. Note,  
DINREADY may be LOW for up to 800 CLK periods  
after /RESET is taken HIGH. The JTAG interface is able  
to set DINREADY to HIGH-Z. Active HIGH.  
352&5($'<ꢀꢌ2XWSXWꢍꢀ  
When PROCREADY is HIGH, indicates the processor  
read data is available or the processor write data is  
accepted. Priority may be set between the DIN port and  
the processor port. Note PROCREADY may be LOW for  
up to 800 CLK periods after /RESET is taken HIGH. The  
JTAG interface is able to set PROCREADY to HIGH-Z.  
'287>ꢉꢃꢈꢅ@ꢀꢌꢉꢋ6WDWHꢀ2XWSXWꢍꢀ  
DOUT[31:0] is the synchronous port data output. Data is  
read out right aligned, least significant word first. The  
address index (bits 25–0), SWEX flag (bit 26), PWEX flag  
(bit 27), LQUEUE flag (bit 28), AQUEUE flag (bit 29),  
Sync Port Match flag (bit 30), and Full flag (bit 31) may  
also be read from this port before or after operation data  
depending on configuration.  
,17ꢀꢌ2XWSXWꢍꢀ  
INT interrupt. Indicates the aged or learned queue has at  
least one entry or a write exception occurred. The service  
routine should either check the AQUEUE, LQUEUE, and  
WEX registers, or bits 26–29 of the Address Index  
register, to determine the cause. The interrupt is cleared  
after the appropriate flag register has been read and will  
not be reasserted until either the queue(s) are emptied and  
then get at least one entry again, or another write exception  
occurs. The JTAG interface is able to set INT to HIGH-Z.  
ꢎ'2879$/,'ꢀꢌ2XWSXWꢍꢀ  
/DOUTVALID indicates when new data is available at the  
synchronous output port. /DOUTVALID is active LOW  
for one CLK cycle. /DOUTVALID may be configured to  
become active on the same clock as new DOUT becomes  
valid or the CLK before. The JTAG interface is able to set  
/DOUTVALID to HIGH-Z.  
ꢎ5(6(7ꢀꢌ,QSXWꢍꢀ  
The /RESET input is used to reset the MUAA RCP.  
/RESET must be asserted for at least 3 CLK periods.  
ꢎ2(ꢀꢌ,QSXWꢍꢀ  
&/.ꢀꢌ,QSXWꢍꢀ  
/OE is the DOUT High Impedance control.  
The rising edge of CLK input is the device clock.  
ꢎ'287(ꢀꢌ,QSXWꢍꢀ  
ꢎ))ꢀꢌ)XOOꢀ)ODJꢂꢀ2XWSXWꢍꢀ  
/DOUTE is the DOUT enable control. When the DOUT  
data word is configured to be wider than the output port  
then this strobe enables the next word(s) of the DOUT data  
onto the DOUT pins.  
/FF is active when the device (or chain of devices) is full.  
/FF becomes inactive when any one device has two open  
entries. The JTAG interface is able to set /FF to HIGH-Z.  
&+$,1>ꢉꢈꢅ@ꢀꢌ,QSXWꢍꢀ  
352&'>ꢉꢃꢈꢅ@ꢀꢌ%LꢋGLUHꢁWLRQDOꢍꢀ  
When two or more devices are chained they communicate  
among themselves using the CHAIN[3:0] signals. See  
Chaining section. Internally Pulled-up.  
The bi-directional Processor data port provides the  
processor interface to the device. On write cycles, all  
devices respond in parallel. On read cycles, the appro-  
priate device responds without additional intervention  
from the processor.  
&+$,183ꢀꢌ2XWSXWꢍꢀ  
When two or more devices are chained they communicate  
among themselves using the CHAINUP signals. See  
Chaining section. The JTAG interface is able to set  
CHAINUP to HIGH-Z.  
352&$>ꢏꢈꢅ@ꢀꢌ,QSXWꢍꢀ  
Processor port address bus. Selects which device register  
is accessed. Bit 0 is only used when the port is set to 16-bit  
mode, otherwise it should be held at a valid logic level.  
&+$,1'1ꢀꢌ2XWSXWꢍꢀ  
When two or more devices are chained they communicate  
among themselves using the CHAINDN signals. See  
Chaining section. The JTAG interface is able to set  
CHAINDOWN to HIGH-Z.  
5ꢎ:ꢀꢌ,QSXWꢍꢀ  
R/W is the processor port read/write control pin. This pin  
is HIGH for reads, LOW for writes.  
ꢎ3&6ꢀꢌ,QSXWꢍꢀ  
&+$,1&6ꢀꢌ%LꢋGLUHꢁWLRQDOꢍꢀ  
/PCS is the processor port chip select pin. When LOW this  
pin indicates a cycle to the processor port. On write cycles  
data must be set up to the rising edge of /PCS. On read  
When two or more devices are chained they communicate  
among themselves using the CHAINCS signals. See  
Chaining section. Internally pulled up.  
5HYꢆꢀꢇ  
 复制成功!