欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第93页浏览型号N25Q128A11B1241F的Datasheet PDF文件第94页浏览型号N25Q128A11B1241F的Datasheet PDF文件第95页浏览型号N25Q128A11B1241F的Datasheet PDF文件第96页浏览型号N25Q128A11B1241F的Datasheet PDF文件第98页浏览型号N25Q128A11B1241F的Datasheet PDF文件第99页浏览型号N25Q128A11B1241F的Datasheet PDF文件第100页浏览型号N25Q128A11B1241F的Datasheet PDF文件第101页  
N25Q128 - 1.8 V  
Instructions  
Figure 26. How to permanently lock the OTP bytes  
64 data bytes  
OTP control byte  
ByteByteByte  
ByteByte  
63 64  
0
1
2
X
X
X
X
X
X
X
bit 0 When bit 0 = 0  
the 64 OTP bytes  
become read only  
Bit 1 to bit 7 are not programmable  
ai13587  
9.1.17  
Subsector Erase (SSE)  
For devices with bottom or top architecture, at the bottom (or top) of the addressable area  
there are 8 boot sectors, each one having 16 4Kbytes subsectors. The Subsector Erase  
(SSE) instruction sets to '1' (FFh) all bits inside the chosen subsector. Before it can be  
accepted, a Write Enable (WREN) instruction must previously have been executed. After  
the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable  
Latch (WEL).  
The Subsector Erase (SSE) instruction is entered by driving Chip Select (S) Low, followed  
by the instruction code, and three address bytes on Serial Data input (DQ0). Any address  
inside the subsector is a valid address for the Subsector Erase (SSE) instruction. Chip  
Select (S) must be driven Low for the entire duration of the sequence.  
Chip Select (S) must be driven High after the eighth bit of the last address byte has been  
latched in, otherwise the Subsector Erase (SSE) instruction is not executed. As soon as  
Chip Select (S) is driven High, the self-timed Subsector Erase cycle (whose duration is  
tSSE) is initiated. While the Subsector Erase cycle is in progress, the Status Register may  
be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)  
bit is 1 during the self-timed Subsector Erase cycle, and is 0 when it is completed. At some  
unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset.  
A Subsector Erase (SSE) instruction issued to a sector that is hardware or software  
protected, is not executed.  
Any Subsector Erase (SSE) instruction, while an Erase, Program or Write cycle is in  
progress, is rejected without having any effects on the cycle that is in progress.  
Any Subsector Erase (SSE) instruction in devices with uniform architecture (meaning no  
boot sectors with subsectors) is rejected without having any effects on the device.  
97/185  
 复制成功!