欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第95页浏览型号N25Q128A11B1241F的Datasheet PDF文件第96页浏览型号N25Q128A11B1241F的Datasheet PDF文件第97页浏览型号N25Q128A11B1241F的Datasheet PDF文件第98页浏览型号N25Q128A11B1241F的Datasheet PDF文件第100页浏览型号N25Q128A11B1241F的Datasheet PDF文件第101页浏览型号N25Q128A11B1241F的Datasheet PDF文件第102页浏览型号N25Q128A11B1241F的Datasheet PDF文件第103页  
N25Q128 - 1.8 V  
Instructions  
Figure 28. Sector Erase instruction sequence  
S
C
0
1
2
3
4
5
6
7
8
9
29 30 31  
Instruction  
24 Bit Address  
23 22  
MSB  
2
0
1
DQ0  
Sect o r _Er ase  
9.1.19  
Bulk Erase (BE)  
The Bulk Erase (BE) instruction sets all bits to '1' (FFh). Before it can be accepted, a Write  
Enable (WREN) instruction must previously have been executed. After the Write Enable  
(WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL).  
The Bulk Erase (BE) instruction is entered by driving Chip Select (S) Low, followed by the  
instruction code on Serial Data input (DQ0). Chip Select (S) must be driven Low for the  
entire duration of the sequence.  
Chip Select (S) must be driven High after the eighth bit of the instruction code has been  
latched in, otherwise the Bulk Erase instruction is not executed. As soon as Chip Select (S)  
is driven High, the self-timed Bulk Erase cycle (whose duration is tBE) is initiated. While the  
Bulk Erase cycle is in progress, the Status Register may be read to check the value of the  
Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Bulk  
Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is  
completed, the Write Enable Latch (WEL) bit is reset.  
The Bulk Erase (BE) instruction is executed only if all Block Protect (BP3, BP2, BP1, BP0)  
bits are 0. The Bulk Erase (BE) instruction is ignored if one, or more, sectors are protected.  
Figure 29. Bulk Erase instruction sequence  
S
0
1
2
3
4
5
6
7
C
Instruction  
DQ0  
AI13743  
99/185  
 复制成功!