欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第163页浏览型号N25Q128A11B1241F的Datasheet PDF文件第164页浏览型号N25Q128A11B1241F的Datasheet PDF文件第165页浏览型号N25Q128A11B1241F的Datasheet PDF文件第166页浏览型号N25Q128A11B1241F的Datasheet PDF文件第168页浏览型号N25Q128A11B1241F的Datasheet PDF文件第169页浏览型号N25Q128A11B1241F的Datasheet PDF文件第170页浏览型号N25Q128A11B1241F的Datasheet PDF文件第171页  
N25Q128 - 1.8 V  
Power-up and power-down  
11  
Power-up and power-down  
At power-up and power-down, the device must not be selected (that is Chip Select (S) must  
follow the voltage applied on VCC) until VCC reaches the correct value:  
„
„
VCC(min) at power-up, and then for a further delay of tVSL  
VSS at power-down  
A safe configuration is provided in Section 3: SPI Modes.  
To avoid data corruption and inadvertent write operations during power-up, a Power On  
Reset (POR) circuit is included. The logic inside the device is held reset while VCC is less  
than the Power On Reset (POR) threshold voltage, VWI - all operations are disabled, and  
the device does not respond to any instruction.  
Moreover, the device ignores the Write Enable (WREN) instruction and all the modify  
instructions until a time delay of tPUW has elapsed after the moment that VCC rises above  
the VWI threshold. However, the correct operation of the device is not guaranteed if, by this  
time, VCC is still below VCC(min). No Write Status Register, Program or Erase instructions  
should be sent until the later of:  
„
„
tPUW after VCC has passed the VWI threshold  
tVSL after VCC has passed the VCC(min) level  
These values are specified in Table 27.: Power-up timing and VWI threshold.  
If the time, tVSL, has elapsed, after VCC rises above VCC(min), the device can be selected  
for READ instructions even if the tPUW delay has not yet fully elapsed.  
After power-up, the device is in the following state:  
„
„
„
„
The device is in the Standby Power mode (not the Deep Power-down mode)  
The Write Enable Latch (WEL) bit is reset  
The Write In Progress (WIP) bit is reset  
The Lock Registers are configured as: (Write Lock bit, Lock Down bit) = (0,0).  
Normal precautions must be taken for supply line decoupling, to stabilize the VCC supply.  
Each device in a system should have the VCC line decoupled by a suitable capacitor close  
to the package pins (generally, this capacitor is of the order of 100 nF).  
At power-down, when VCC drops from the operating voltage, to below the Power On Reset  
(POR) threshold voltage, VWI, all operations are disabled and the device does not respond  
to any instruction (the designer needs to be aware that if power-down occurs while a Write,  
Program or Erase cycle is in progress, some data corruption may result).  
VPPH must be applied only when VCC is stable and in the VCC(min) to VCC(max) voltage  
range.  
167/185  
 复制成功!