欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT41J256M4 参数 Datasheet PDF下载

MT41J256M4图片预览
型号: MT41J256M4
PDF下载: 下载PDF文件 查看货源
内容描述: DDR3 SDRAM MT41J256M4 â ????梅格32 ×4× 8银行MT41J128M8 â ????梅格16 ×8× 8银行MT41J64M16 â ???? 8梅格×16× 8银行 [DDR3 SDRAM MT41J256M4 – 32 Meg x 4 x 8 banks MT41J128M8 – 16 Meg x 8 x 8 banks MT41J64M16 – 8 Meg x 16 x 8 banks]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 214 页 / 2938 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT41J256M4的Datasheet PDF文件第113页浏览型号MT41J256M4的Datasheet PDF文件第114页浏览型号MT41J256M4的Datasheet PDF文件第115页浏览型号MT41J256M4的Datasheet PDF文件第116页浏览型号MT41J256M4的Datasheet PDF文件第118页浏览型号MT41J256M4的Datasheet PDF文件第119页浏览型号MT41J256M4的Datasheet PDF文件第120页浏览型号MT41J256M4的Datasheet PDF文件第121页  
1Gb: x4, x8, x16 DDR3 SDRAM  
Commands – Truth Tables  
2. RESET# is enabled LOW and used only for asynchronous reset. Thus, RESET# must be  
held HIGH during any normal operation.  
3. The state of ODT does not affect the states described in this table.  
4. Operations apply to the bank defined by the bank address. For MRS, BA selects one of  
four mode registers.  
5. “V” means “H” or “L” (a defined logic level), and “X” means “Don’t Care.”  
6. See Table 71 (page 118) for additional information on CKE transition.  
7. Self refresh exit is asynchronous.  
8. Burst READs or WRITEs cannot be terminated or interrupted. MRS (fixed) and OTF BL/BC  
are defined in MR0.  
9. The purpose of the NOP command is to prevent the DRAM from registering any unwan-  
ted commands. A NOP will not terminate an operation that is executing.  
10. The DES and NOP commands perform similarly.  
11. The power-down mode does not perform any REFRESH operations.  
12. ZQ CALIBRATION LONG is used for either ZQinit (first ZQCL command during initializa-  
tion) or ZQoper (ZQCL command after initialization).  
PDF: 09005aef826aa906  
1Gb_DDR3_SDRAM.pdf - Rev. L 03/13 EN  
Micron Technology, Inc. reserves the right to change products or specifications without notice.  
117  
‹ 2006 Micron Technology, Inc. All rights reserved.  
 复制成功!