欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC32MX795F512L-80IPT 参数 Datasheet PDF下载

PIC32MX795F512L-80IPT图片预览
型号: PIC32MX795F512L-80IPT
PDF下载: 下载PDF文件 查看货源
内容描述: PIC32闪存编程规范 [PIC32 Flash Programming Specification]
分类和应用: 闪存
文件页数/大小: 68 页 / 1216 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第58页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第59页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第60页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第61页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第63页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第64页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第65页浏览型号PIC32MX795F512L-80IPT的Datasheet PDF文件第66页  
PIC32  
Revision E (July 2009) (Continued)  
APPENDIX C: REVISION HISTORY  
• Added the following devices to Table 17-5:  
- PIC32MX565F256H  
Revision A (August 2007)  
This is the initial released version of the document.  
- PIC32MX575F512H  
- PIC32MX675F512H  
Revision B (February 2008)  
- PIC32MX795F512H  
- PIC32MX575F512L  
Update records for this revision are not available.  
- PIC32MX675F512L  
- PIC32MX795F512L  
Revision C (April 2008)  
• Added Notes 1-3 and the following bits to the  
DEVCFG - Device Configuration Word Summary  
and the DEVCFG3: Device Configuration Word 3  
(see Table 18-1 and Register ):  
Update records for this revision are not available.  
Revision D (May 2008)  
- FVBUSIO  
Update records for this revision are not available.  
- FUSBIDIO  
- FCANIO  
Revision E (July 2009)  
- FETHIO  
This version of the document includes the following  
additions and updates:  
- FMIIEN  
- FPBDIV<1:0>  
• Minor changes to style and formatting have been  
incorporated throughout the document  
- FJTAGEN  
• Updated the DEVID Summary (see Table 18-1)  
• Added the following devices:  
- PIC32MX565F256H  
- PIC32MX575F512H  
- PIC32MX675F512H  
- PIC32MX795F512H  
- PIC32MX575F512L  
- PIC32MX675F512L  
- PIC32MX795F512L  
• Updated ICESEL bit description and added the  
FJTAGEN bit in DEVCFG0: Device Configuration  
Word 0 (see Register 16-1)  
• Updated DEVID: Device and Revision ID register  
• Added Device IDs and Revision table (Table 18-4)  
• Added MCLR High Time (parameter P20) to  
Table 20-1  
• Added Appendix B: “Hex File Format” and  
Appendix D: “Revision History”  
• Updated MCLR pulse line to show active-high  
(P20) in Figure 7-1  
• Updated Step 7 of Table 11-1 to clarify repeat of  
the last instruction in the step  
Revision F (April 2010)  
This version of the document includes the following  
additions and updates:  
• The following instructions in Table 13-1 were  
updated:  
• The following global bit name changes were  
made:  
- Seventh, ninth and eleventh instructions in  
Step 1  
- NVMWR renamed as WR  
- All instructions in Step 2  
- First instruction in Step 3  
- Third instruction in Step 4  
• Added the following devices to Table 17-1:  
- PIC32MX565F256H  
- NVMWREN renamed as WREN  
- NVMERR renamed as WRERR  
- FVBUSIO renamed as FVBUSONIO  
- FUPLLEN renamed as UPLLEN  
- FUPLLIDIV renamed as UPLLIDIV  
- POSCMD renamed as POSCMOD  
- PIC32MX575F512H  
- PIC32MX575F512L  
• Updated the PIC32MX family data sheet  
references in the fourth paragraph of Section 2.0  
“Programming Overview”  
- PIC32MX675F512H  
- PIC32MX675F512L  
- PIC32MX795F512H  
• Updated the note in Section 5.2.2 “2-Phase  
ICSP”  
- PIC32MX795F512L  
• Updated address values in Table 17-2  
• Updated the Initiate Flash Row Write Op Codes and  
instructions (see steps 4, 5 and 6 in Table 13-1)  
DS61145L-page 62  
2007-2013 Microchip Technology Inc.  
 复制成功!