欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F25J10-I/SS 参数 Datasheet PDF下载

PIC18F25J10-I/SS图片预览
型号: PIC18F25J10-I/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能, RISC微控制器 [28/40/44-Pin High-Performance, RISC Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 368 页 / 5652 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第158页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第159页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第160页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第161页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第163页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第164页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第165页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第166页  
PIC18F45J10 FAMILY  
REGISTER 16-3: SSPxSTAT: MSSPx STATUS REGISTER (I2C™ MODE)  
R/W-0  
SMP  
R/W-0  
CKE  
R-0  
D/A  
R-0  
P(1)  
R-0  
S(1)  
R-0  
R0  
UA  
R-0  
BF  
R/W  
bit 7  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
SMP: Slew Rate Control bit  
In Master or Slave mode:  
1 = Slew rate control disabled for Standard Speed mode (100 kHz and 1 MHz)  
0 = Slew rate control enabled for High-Speed mode (400 kHz)  
bit 6  
bit 5  
CKE: SMBus Select bit  
In Master or Slave mode:  
1= Enable SMBus specific inputs  
0= Disable SMBus specific inputs  
D/A: Data/Address bit  
In Master mode:  
Reserved.  
In Slave mode:  
1= Indicates that the last byte received or transmitted was data  
0= Indicates that the last byte received or transmitted was address  
bit 4  
bit 3  
bit 2  
P: Stop bit(1)  
1= Indicates that a Stop bit has been detected last  
0= Stop bit was not detected last  
S: Start bit(1)  
1= Indicates that a Start bit has been detected last  
0= Start bit was not detected last  
R/W: Read/Write Information bit (I2C mode only)  
In Slave mode:(2)  
1= Read  
0= Write  
In Master mode:(3)  
1= Transmit is in progress  
0= Transmit is not in progress  
bit 1  
bit 0  
UA: Update Address bit (10-Bit Slave mode only)  
1= Indicates that the user needs to update the address in the SSPxADD register  
0= Address does not need to be updated  
BF: Buffer Full Status bit  
In Transmit mode:  
1= SSPxBUF is full  
0= SSPxBUF is empty  
In Receive mode:  
1= SSPxBUF is full (does not include the ACK and Stop bits)  
0= SSPxBUF is empty (does not include the ACK and Stop bits)  
Note 1: This bit is cleared on Reset and when SSPEN is cleared.  
2: This bit holds the R/W bit information following the last address match. This bit is only valid from the  
address match to the next Start bit, Stop bit or not ACK bit.  
3: ORing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSP is in Active mode.  
DS39682E-page 160  
© 2009 Microchip Technology Inc.  
 复制成功!